MC68HC908KX8/D REV 0.1

# MC68HC908KX8 MC68HC908KX2

# **Technical Data**

HCMOS Microcontroller Unit



# MC68HC908KX8 MC68HC908KX2

# **Technical Data**

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

Motorola and M are registered trademarks of Motorola, Inc. DigitalDNA is a trademark of Motorola, Inc.

© Motorola, Inc., 2001

Technical Data

MC68HC908KX8•MC68HC908KX2 — Rev. 0.1

MOTOROLA

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://www.motorola.com/semiconductors/

The following revision history table summarizes changes contained in this document. For your convenience, the page number designators have been linked to the appropriate location.

| Date        | Revision<br>Level | Description                                                                                                                  | Page<br>Number(s) |
|-------------|-------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------|
|             |                   | Label for pin 9 corrected in Figure 1-1 and Figure 1-2                                                                       | 28, 29            |
|             |                   | \$FF is the erase state of the FLASH, not \$00.                                                                              | 82, 252, 255      |
|             |                   | First bulleted paragraph under the subsection <b>16.5 Interrupts</b> reworded for clarity                                    | 229               |
| April, 2001 | 0.1               | Revision to the description of the CHxMAX bit and the note that follows that description                                     | 238               |
|             |                   | Forced monitor mode information added to Table 18-1.                                                                         | 253               |
|             |                   | In Figure 18-1, resistor value for connection between V <sub>TST</sub> and IRQ1 changed from 10 k $\Omega$ to 1 k $\Omega$ . | 254               |

#### **Revision History**

# **List of Sections**

| Section 1. General Description25                            |
|-------------------------------------------------------------|
| Section 2. Memory Map33                                     |
| Section 3. Random-Access Memory (RAM)43                     |
| Section 4. FLASH Memory45                                   |
| Section 5. Central Processor Unit (CPU)55                   |
| Section 6. System Integration Module (SIM)73                |
| Section 7. Internal Clock Generator Module (ICG)95          |
| Section 8. Low-Voltage Inhibit (LVI)                        |
| Section 9. Configuration Register (CONFIG)139               |
| Section 10. Input/Output (I/O) Ports145                     |
| Section 11. Computer Operating Properly<br>Module (COP)155  |
| Section 12. External Interrupt (IRQ)161                     |
| Section 13. Keyboard Interrupt Module (KBI)167              |
| Section 14. Serial Communications Interface<br>Module (SCI) |
| Section 15. Timebase Module (TBM)211                        |
| Section 16. Timer Interface Module (TIM)                    |
| Section 17. Analog-to-Digital Converter (ADC)241            |

| Section 18. Monitor ROM (MON)25         | 1  |
|-----------------------------------------|----|
| Section 19. Break (BRK) Module          | 5  |
| Section 20. Electrical Specifications27 | '5 |
| Section 21. Mechanical Specifications   | 7  |
| Section 22. Ordering Information        | 9  |
| Appendix A. MC68HC908KX2 Overview       | 1  |

**Technical Data** 

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

# **Table of Contents**

### **Section 1. General Description**

| 1.1   | Contents                                             |
|-------|------------------------------------------------------|
| 1.2   | Introduction                                         |
| 1.3   | Features                                             |
| 1.4   | MCU Block Diagram                                    |
| 1.5   | Pin Assignments                                      |
| 1.5.1 | Supply Pins (V <sub>DD</sub> and V <sub>SS</sub> )29 |
| 1.5.2 | Oscillator Pins (OSC1 and OSC2)                      |
| 1.5.3 | External Interrupt Pin (IRQ1)                        |
| 1.5.4 | Port A Input/Output (I/O) Pins                       |
|       | (PTA4/KBD4–PTA0/KBD0)                                |
| 1.5.5 | Analog Reference Pin (V <sub>REFH</sub> )            |
| 1.5.6 | Port B Input/Output (I/O) Pins                       |
|       | (PTB7/(OSC2)/RST–PTB0/AD0)                           |
|       |                                                      |

### Section 2. Memory Map

| 2.1 | Contents      |
|-----|---------------|
| 2.2 | Introduction  |
| 2.3 | I/O Registers |
| 2.4 | Monitor ROM   |

### Section 3. Random-Access Memory (RAM)

| 3.1 | Contents               | .43 |
|-----|------------------------|-----|
| 3.2 | Introduction           | .43 |
| 3.3 | Functional Description | .43 |

### Section 4. FLASH Memory

| 4.1 | Contents     | .45 |
|-----|--------------|-----|
| 4.2 | Introduction | .45 |

| 4.3  | Functional Description46       |
|------|--------------------------------|
| 4.4  | FLASH Control Register         |
| 4.5  | FLASH Page Erase Operation48   |
| 4.6  | FLASH Mass Erase Operation49   |
| 4.7  | FLASH Program/Read Operation   |
| 4.8  | FLASH Block Protection         |
| 4.9  | FLASH Block Protect Register53 |
| 4.10 | Wait Mode                      |
| 4.11 | Stop Mode                      |

# Section 5. Central Processor Unit (CPU)

| 5.1   | Contents                      |
|-------|-------------------------------|
| 5.2   | Introduction                  |
| 5.3   | Features                      |
| 5.4   | CPU Registers                 |
| 5.4.1 | Accumulator                   |
| 5.4.2 | Index Register                |
| 5.4.3 | Stack Pointer                 |
| 5.4.4 | Program Counter               |
| 5.4.5 | Condition Code Register60     |
| 5.5   | Arithmetic/Logic Unit (ALU)62 |
| 5.6   | Low-Power Modes               |
| 5.6.1 | Wait Mode                     |
| 5.6.2 | Stop Mode                     |
| 5.7   | Instruction Set Summary63     |
| 5.8   | Opcode Map                    |
|       |                               |

### Section 6. System Integration Module (SIM)

| 6.1   | Contents                             |
|-------|--------------------------------------|
| 6.2   | Introduction                         |
| 6.3   | SIM Bus Clock Control and Generation |
| 6.3.1 | Bus Timing                           |
| 6.3.2 | Clock Startup from POR or LVI Reset  |
| 6.3.3 | Clocks in Stop Mode and Wait Mode    |

| 6.4 Reset and Sy  | stem Initialization78               |
|-------------------|-------------------------------------|
| 6.4.1 Active Res  | ets from Internal Sources           |
| 6.4.1.1 Power-0   | On Reset                            |
| 6.4.1.2 Comput    | er Operating Properly (COP) Reset   |
| 6.4.1.3 Illegal C | pcode Reset                         |
| 6.4.1.4 Illegal A | ddress Reset                        |
| 6.4.1.5 Forced    | Monitor Mode Entry Reset (MENRST)82 |
| 6.4.1.6 Low-Vo    | tage Inhibit (LVI) Reset            |
| 6.5 SIM Counter   |                                     |
| 6.5.1 SIM Count   | er During Power-On Reset            |
| 6.5.2 SIM Count   | er During Stop Mode Recovery        |
| 6.5.3 SIM Count   | er and Reset States83               |
| 6.6 Program Exc   | eption Control                      |
|                   |                                     |
| 6.6.1.1 Hardwa    | re Interrupts                       |
| 6.6.1.2 SWI Ins   | truction                            |
| 6.6.2 Reset       |                                     |
| 6.7 Low-Power M   | lodes                               |
| 6.7.1 Wait Mode   |                                     |
| 6.7.2 Stop Mode   |                                     |
| 6.8 SIM Registers | s                                   |
| • •               | Status Register                     |
|                   | tatus Registers                     |
|                   | t Status Register 1                 |
|                   | t Status Register 2                 |
|                   | t Status Register 394               |
|                   | -                                   |

# Section 7. Internal Clock Generator Module (ICG)

| 7.1     | Contents                          |
|---------|-----------------------------------|
| 7.2     | Introduction                      |
| 7.3     | Features                          |
| 7.4     | Functional Description            |
| 7.4.1   | Clock Enable Circuit              |
| 7.4.2   | Internal Clock Generator100       |
| 7.4.2.  | 1 Digitally Controlled Oscillator |
| 7.4.2.2 | 2 Modulo N Divider                |
| 7.4.2.3 | 3 Frequency Comparator101         |
|         |                                   |

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

**Technical Data** 

| 7.4.2.4 | Digital Loop Filter                                 | 102 |
|---------|-----------------------------------------------------|-----|
| 7.4.3   | External Clock Generator                            | 103 |
| 7.4.3.1 | External Oscillator Amplifier                       | 104 |
| 7.4.3.2 | External Clock Input Path                           | 104 |
| 7.4.4   | Clock Monitor Circuit                               | 105 |
| 7.4.4.1 | Clock Monitor Reference Generator                   | 106 |
| 7.4.4.2 | Internal Clock Activity Detector                    | 107 |
| 7.4.4.3 | External Clock Activity Detector                    | 108 |
| 7.4.5   | Clock Selection Circuit                             | 109 |
| 7.4.5.1 | Clock Selection Switches                            | 110 |
| 7.4.5.2 | Clock Switching Circuit.                            | 110 |
| 7.5 U   | sage Notes                                          | 111 |
| 7.5.1   | Switching Clock Sources                             | 112 |
| 7.5.2   | Enabling the Clock Monitor                          | 113 |
| 7.5.3   | Using Clock Monitor Interrupts                      | 114 |
| 7.5.4   | Quantization Error in DCO Output                    | 115 |
| 7.5.4.1 | Digitally Controlled Oscillator                     | 115 |
| 7.5.4.2 | Binary Weighted Divider                             | 116 |
| 7.5.4.3 | Variable-Delay Ring Oscillator                      |     |
| 7.5.4.4 | Ring Oscillator Fine-Adjust Circuit                 |     |
| 7.5.5   | Switching Internal Clock Frequencies                | 117 |
| 7.5.6   | Nominal Frequency Settling Time                     | 118 |
| 7.5.6.1 | Settling to Within 15 Percent                       | 119 |
| 7.5.6.2 | Settling to Within 5 Percent                        |     |
| 7.5.6.3 | Total Settling Time                                 |     |
| 7.5.7   | Trimming Frequency on the Internal Clock Generator. | 120 |
| 7.6 L   | ow-Power Modes                                      | 121 |
| 7.6.1   | Wait Mode                                           | 121 |
| 7.6.2   | Stop Mode                                           | 122 |
| 7.7 C   | ONFIG or MOR Options                                | 122 |
| 7.7.1   | External Clock Enable (EXTCLKEN)                    | 123 |
| 7.7.2   | External Crystal Enable (EXTXTALEN)                 | 123 |
| 7.7.3   | Slow External Clock (EXTSLOW)                       | 123 |
| 7.7.4   | Oscillator Enable In Stop (OSCENINSTOP)             | 124 |
|         |                                                     |     |

| 7.8   | Input/Output (I/O) Registers |
|-------|------------------------------|
| 7.8.1 | ICG Control Register         |
| 7.8.2 | ICG Multiplier Register      |
| 7.8.3 | ICG Trim Register            |
| 7.8.4 | ICG DCO Divider Register     |
| 7.8.5 | ICG DCO Stage Register       |

# Section 8. Low-Voltage Inhibit (LVI)

| 8.1   | Contents                      |
|-------|-------------------------------|
| 8.2   | Introduction                  |
| 8.3   | Features                      |
| 8.4   | Functional Description        |
| 8.4.1 | Polled LVI Operation          |
| 8.4.2 | Forced Reset Operation        |
| 8.4.3 | Voltage Hysteresis Protection |
| 8.4.4 | LVI Trip Selection            |
| 8.5   | LVI Status Register           |
| 8.6   | LVI Interrupts                |
| 8.7   | Low-Power Modes               |
| 8.7.1 | Wait Mode                     |
| 8.7.2 | Stop Mode                     |

# Section 9. Configuration Register (CONFIG)

| 9.1 | Contents                | 139 |
|-----|-------------------------|-----|
| 9.2 | Introduction            | 139 |
| 9.3 | Functional Description1 | 140 |

# Section 10. Input/Output (I/O) Ports

| 10.1   | Contents                               |
|--------|----------------------------------------|
| 10.2   | Introduction                           |
| 10.3   | Port A                                 |
| 10.3.1 | Port A Data Register147                |
| 10.3.2 | 2 Data Direction Register A148         |
| 10.3.3 | Port A Input Pullup Enable Register150 |

| 10.4   | Port B                    | 150 |
|--------|---------------------------|-----|
| 10.4.1 | Port B Data Register      | 151 |
| 10.4.2 | Data Direction Register B | 152 |

# Section 11. Computer Operating Properly Module (COP)

| 11.1 Contents                  |
|--------------------------------|
| 11.2 Introduction              |
| 11.3 Block Diagram             |
| 11.4 Functional Description157 |
| 11.5 I/O Signals               |
| 11.5.1 CGMXCLK                 |
| 11.5.2 STOP Instruction        |
| 11.5.3 COPCTL Write            |
| 11.5.4 Power-On Reset          |
| 11.5.5 Internal Reset158       |
| 11.5.6 Reset Vector Fetch      |
| 11.5.7 COPD (COP Disable)      |
| 11.5.8 COPRS (COP Rate Select) |
| 11.6 COP Control Register      |
| 11.7 Interrupts                |
| 11.8 Monitor Mode              |
| 11.9 Low-Power Modes           |
| 11.9.1 Wait Mode159            |
| 11.9.2 Stop Mode               |

### Section 12. External Interrupt (IRQ)

| 12.1 | Contents                        |
|------|---------------------------------|
| 12.2 | Introduction                    |
| 12.3 | Features                        |
| 12.4 | Functional Description          |
| 12.5 | IRQ1 Pin                        |
| 12.6 | IRQ Status and Control Register |

12

### Section 13. Keyboard Interrupt Module (KBI)

| 13.1   | Contents                             |
|--------|--------------------------------------|
| 13.2   | Introduction                         |
| 13.3   | Features                             |
| 13.4   | Functional Description               |
| 13.5   | Keyboard Initialization171           |
| 13.6   | Low-Power Modes                      |
| 13.6.1 | I         Wait Mode                  |
| 13.6.2 | 2 Stop Mode                          |
| 13.7   | I/O Registers                        |
| 13.7.1 | Keyboard Status and Control Register |
| 13.7.2 | 2 Keyboard Interrupt Enable Register |

### Section 14. Serial Communications Interface Module (SCI)

| 14.1   | Contents                                                                                                        |
|--------|-----------------------------------------------------------------------------------------------------------------|
| 14.2   | Introduction                                                                                                    |
| 14.3   | Features                                                                                                        |
| 14.4   | Pin Name Conventions                                                                                            |
| 14.5   | Functional Description                                                                                          |
| 14.5.1 | Data Format                                                                                                     |
| 14.5.2 | Transmitter                                                                                                     |
| 14.5.2 | .1 Character Length                                                                                             |
| 14.5.2 | .2 Character Transmission                                                                                       |
| 14.5.2 | .3 Break Characters                                                                                             |
| 14.5.2 |                                                                                                                 |
| 14.5.2 | .5 Inversion of Transmitted Output                                                                              |
| 14.5.2 | .6 Transmitter Interrupts                                                                                       |
| 14.5.3 | Receiver                                                                                                        |
| 14.5.3 | .1 Character Length                                                                                             |
| 14.5.3 | .2 Character Reception                                                                                          |
| 14.5.3 | .3 Data Sampling                                                                                                |
| 14.5.3 | .4 Framing Errors                                                                                               |
| 14.5.3 | .5 Baud Rate Tolerance                                                                                          |
| 14.5.3 | .6 Receiver Wakeup190                                                                                           |
| 14.5.3 | the second se |
| 14.5.3 | .8 Error Interrupts191                                                                                          |

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

**Technical Data** 

# Section 15. Timebase Module (TBM)

| 15.1   | Contents                  |
|--------|---------------------------|
| 15.2   | Introduction              |
| 15.3   | Features                  |
| 15.4   | Functional Description    |
| 15.5   | Interrupts                |
| 15.6   | TBM Interrupt Rate        |
| 15.7   | Low-Power Modes           |
| 15.7.1 | Wait Mode                 |
| 15.7.2 | 2 Stop Mode               |
| 15.8   | Timebase Control Register |

### Section 16. Timer Interface Module (TIM)

| 16.1 Contents                    |
|----------------------------------|
| 16.2 Introduction                |
| 16.3 Features                    |
| 16.4 Functional Description      |
| 16.4.1 TIM Counter Prescaler     |
| 16.4.2 Input Capture             |
| 16.4.3 Output Compare            |
| 16.4.4 Unbuffered Output Compare |
| 16.4.5 Buffered Output Compare   |
|                                  |

**Technical Data** 

| 16.4.6   | Pulse-Width Modulation (PWM)             | .225 |
|----------|------------------------------------------|------|
| 16.4.7   | Unbuffered PWM Signal Generation         | .226 |
| 16.4.8   | Buffered PWM Signal Generation           | .227 |
| 16.4.9   | PWM Initialization                       | .228 |
| 16.5 In  | iterrupts                                | .229 |
| 16.6 Lo  | ow-Power Modes                           | .229 |
| 16.6.1   | Wait Mode                                | .230 |
| 16.6.2   | Stop Mode                                | .230 |
| 16.7 I/0 | O Signals                                | .230 |
| 16.8 I/0 | O Registers                              | .230 |
| 16.8.1   | TIM Status and Control Register          | .231 |
| 16.8.2   | TIM Counter Registers                    | .233 |
| 16.8.3   | TIM Counter Modulo Registers             | .234 |
| 16.8.4   | TIM Channel Status and Control Registers | .235 |
| 16.8.5   | TIM Channel Registers                    | .239 |
|          |                                          |      |

# Section 17. Analog-to-Digital Converter (ADC)

| 17.1 Contents                                             |
|-----------------------------------------------------------|
| 17.2 Introduction                                         |
| 17.3 Features                                             |
| 17.4 Functional Description                               |
| 17.4.1 ADC Port I/O Pins                                  |
| 17.4.2 Voltage Conversion                                 |
| 17.4.3 Conversion Time                                    |
| 17.4.4 Continuous Conversion                              |
| 17.4.5 Accuracy and Precision                             |
| 17.5 Interrupts                                           |
| 17.6 Low-Power Modes                                      |
| 17.6.1 Wait Mode                                          |
| 17.6.2 Stop Mode                                          |
| 17.7 I/O Signals                                          |
| 17.7.1 ADC Analog Power and ADC Voltage Reference Pins246 |
| 17.7.2 ADC Voltage In (ADCVIN)                            |
| 17.8 I/O Registers                                        |
| 17.0.1 ADO Status and Control Deviator 2017               |
| 17.8.1 ADC Status and Control Register                    |
| 17.8.1         ADC Status and Control Register            |
|                                                           |

MC68HC908KX8•MC68HC908KX2 — Rev. 0.1

**Technical Data** 

### Section 18. Monitor ROM (MON)

| 18.1 Contents                                 |
|-----------------------------------------------|
| 18.2 Introduction                             |
| 18.3 Features                                 |
| 18.4 Functional Description                   |
| 18.5 Monitor Mode Entry                       |
| 18.5.1         Normal Monitor Mode            |
| 18.5.2         Forced Monitor Mode            |
| 18.6 Monitor Mode Vectors                     |
| 18.7 Data Format                              |
| 18.8 Break Signal                             |
| 18.9 Baud Rate                                |
| 18.9.1         Force Monitor Mode         257 |
| 18.9.2         Normal Monitor Mode            |
| 18.10 Commands                                |
| 18.11 Security                                |

### Section 19. Break (BRK) Module

### Section 20. Electrical Specifications

| 20.1 Contents                                           |
|---------------------------------------------------------|
| 20.2 Introduction                                       |
| 20.3 Absolute Maximum Ratings                           |
| 20.4 Functional Operating Range                         |
| 20.5 Thermal Characteristics                            |
| 20.6 5.0-Vdc DC Electrical Characteristics              |
| 20.7 3.0-Vdc DC Electrical Characteristics              |
| 20.8 Internal Oscillator Characteristics                |
| 20.9 External Oscillator Characteristics                |
| 20.10 Trimmed Accuracy of the Internal Clock Generator  |
| 20.10.1 2.7-Volt to 3.3-Volt Trimmed Internal Clock     |
| Generator Characteristics                               |
| 20.10.2 4.5-Volt to 5.5-Volt Trimmed Internal Clock     |
| Generator Characteristics                               |
| 20.11 Analog-to-Digital Converter (ADC) Characteristics |
| 20.12 Memory Characteristics                            |

### Section 21. Mechanical Specifications

| 21.1 | Contents                                   | 287  |
|------|--------------------------------------------|------|
| 21.2 | Introduction                               | 287  |
| 21.3 | 16-Pin Plastic Dual In-Line Package (PDIP) | 288  |
| 21.4 | 16-Pin Small Outline Package (SOIC)        | .288 |

### Section 22. Ordering Information

| 22.1 | Contents         |
|------|------------------|
| 22.2 | Introduction     |
| 22.3 | MC Order Numbers |

### Appendix A. MC68HC908KX2 Overview

| A.1 | Contents               | 291 |
|-----|------------------------|-----|
| A.2 | Introduction           | 291 |
| A.3 | Functional Description | 291 |

**Technical Data** 

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

# **List of Figures**

| Figure | Title                                | Page |
|--------|--------------------------------------|------|
| 1-1    | MC68HC908KX8 MCU Block Diagram       |      |
| 1-2    | PDIP and SOIC Pin Assignments        |      |
| 1-3    | Power Supply Bypassing               |      |
| 2-1    | Memory Map                           |      |
| 2-2    | Control, Status, and Data Registers  |      |
| 4-1    | FLASH Control Register (FLCR)        |      |
| 4-2    | FLASH Programming Flowchart          |      |
| 4-4    | FLASH Block Protect Start Address    |      |
| 4-3    | FLASH Block Protect Register (FLBPR) | 53   |
| 5-1    | CPU Registers                        |      |
| 5-2    | Accumulator (A)                      | 57   |
| 5-3    | Index Register (H:X)                 |      |
| 5-4    | Stack Pointer (SP)                   |      |
| 5-5    | Program Counter (PC)                 |      |
| 5-6    | Condition Code Register (CCR)        | 60   |
| 6-1    | SIM Block Diagram.                   | 75   |
| 6-2    | SIM I/O Register Summary             |      |
| 6-3    | System Clock Signals                 |      |
| 6-4    | Sources of Internal Reset.           |      |
| 6-5    | Internal Reset Timing                |      |
| 6-6    | POR Recovery                         |      |
| 6-7    | Interrupt Entry.                     |      |
| 6-8    | Interrupt Recovery                   |      |
| 6-9    | Interrupt Processing                 |      |
| 6-10   | Interrupt Recognition Example        |      |
| 6-11   | Wait Mode Entry Timing               |      |
| 6-12   | Wait Recovery from Interrupt         | 88   |

MC68HC908KX8•MC68HC908KX2 — Rev. 0.1

**Technical Data** 

| Figure            | Title                                        | Page |
|-------------------|----------------------------------------------|------|
| 6-13              | Wait Recovery from Internal Reset            |      |
| 6-14              | Stop Mode Entry Timing                       | 89   |
| 6-15              | Stop Mode Recovery from Interrupt            |      |
| 6-16              | SIM Reset Status Register (SRSR)             | 91   |
| 6-17              | Interrupt Status Register 1 (INT1)           |      |
| 6-18              | Interrupt Status Register 2 (INT2)           |      |
| 6-19              | Interrupt Status Register 3 (INT3)           | 94   |
| 7-1               | ICG Module Block Diagram                     |      |
| 7-2               | Internal Clock Generator Block Diagram       | 100  |
| 7-3               | External Clock Generator Block Diagram       |      |
| 7-4               | Clock Monitor Block Diagram                  |      |
| 7-5               | Internal Clock Activity Detector             |      |
| 7-6               | External Clock Activity Detector             |      |
| 7-7               | Clock Selection Circuit Block Diagram        |      |
| 7-8               | Code Example for Switching Clock Sources     |      |
| 7-9               | Code Example for Enabling the Clock Monitor  |      |
| 7-10              | ICG Module I/O Register Summary              |      |
| 7-11              | ICG Control Register (ICGCR)                 |      |
| 7-12              | ICG Multiplier Register (ICGMR)              |      |
| 7-13              | ICG Trim Register (ICGTR)                    |      |
| 7-14              | ICG DCO Divider Control Register (ICGDVR)    |      |
| 7-15              | ICG DCO Stage Control Register (ICGDSR)      | 131  |
| 8-1               | LVI Module Block Diagram                     | 135  |
| 8-2               | LVI Status Register (LVISR)                  | 137  |
| 9-1               | Configuration Register 2 (CONFIG2)           | 140  |
| 9-2               | Configuration Register 1 (CONFIG1)           |      |
| 10-1              | I/O Port Register Summary                    | 146  |
| 10-2              | Port A Data Register (PTA)                   | 147  |
| 10-3              | Data Direction Register A (DDRA)             | 148  |
| 10-4              | Port A I/O Circuit                           | 149  |
| 10-5              | Port A Input Pullup Enable Register (PTAPUE) |      |
| 10 <del>-</del> 6 | Port B Data Register (PTB)                   |      |
| 10-7              | Data Direction Register B (DDRB)             |      |
| 10-8              | Port B I/O Circuit                           | 153  |

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

| Figure                                                                                                                                              | Title                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Page                                                                                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| 11-1<br>11-2                                                                                                                                        | COP Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                |
| 12-1<br>12-2                                                                                                                                        | IRQ Block DiagramIRQ Status and Control Register (ISCR)                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                |
| 13-1<br>13-2<br>13-3<br>13-4                                                                                                                        | Keyboard Module Block Diagram<br>I/O Register Summary<br>Keyboard Status and Control Register (KBSCR)<br>Keyboard Interrupt Enable Register (KBIER)                                                                                                                                                                                                                                                                                                                                          | 169<br>173                                                                                     |
| 14-1<br>14-2<br>14-3<br>14-4<br>14-5<br>14-6<br>14-7<br>14-8<br>14-7<br>14-8<br>14-9<br>14-10<br>14-11<br>14-12<br>14-13<br>14-14<br>14-15<br>14-16 | SCI Module Block Diagram<br>SCI I/O Register Summary.<br>SCI Data Formats.<br>SCI Transmitter Break Characters<br>SCI Receiver Block Diagram<br>Receiver Data Sampling.<br>Slow Data.<br>Fast Data<br>SCI Control Register 1 (SCC1)<br>SCI Control Register 2 (SCC2)<br>SCI Control Register 3 (SCC3)<br>SCI Status Register 1 (SCS1)<br>Flag Clearing Sequence.<br>SCI Status Register 2 (SCS2)<br>SCI Data Register 2 (SCS2)<br>SCI Data Register (SCDR).<br>SCI Baud Rate Register (SCBR) | 179<br>180<br>181<br>184<br>186<br>188<br>189<br>194<br>197<br>200<br>202<br>204<br>206<br>207 |
| 15-1<br>15-2                                                                                                                                        | Timebase Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 213                                                                                            |
| 16-1<br>16-2<br>16-3<br>16-4<br>16-5<br>16-6                                                                                                        | TIM Block Diagram.TIM I/O Register Summary.PWM Period and Pulse WidthTIM Status and Control Register (TSC)TIM Counter Registers (TCNTH and TCNTL)TIM Counter Modulo Registers (TMODH and TMODL).                                                                                                                                                                                                                                                                                             | 221<br>226<br>231<br>233                                                                       |

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

Technical Data

| Figure | Title                                                                                               | Page |
|--------|-----------------------------------------------------------------------------------------------------|------|
| 16-7   | TIM Channel Status and Control<br>Registers (TSC0 and TSC1)                                         | 235  |
| 16-8   | CHxMAX Latency.                                                                                     |      |
| 16-9   | TIM Channel Registers (TCH0H/L and TCH1H/L)                                                         |      |
| 17-1   | ADC Block Diagram                                                                                   |      |
| 17-2   | ADC Status and Control Register (ADSCR)                                                             |      |
| 17-3   | ADC Data Register (ADR)                                                                             |      |
| 17-4   | ADC Input Clock Register (ADICLK)                                                                   | 249  |
| 18-1   | Normal Monitor Mode Circuit                                                                         |      |
| 18-2   | Monitor Data Format                                                                                 |      |
| 18-3   | Break Transaction                                                                                   |      |
| 18-4   | Read Transaction                                                                                    |      |
| 18-5   | Write Transaction                                                                                   |      |
| 18-6   | Stack Pointer at Monitor Mode Entry                                                                 |      |
| 18-7   | Monitor Mode Entry Timing                                                                           | 263  |
| 19-1   | Break Module Block Diagram                                                                          |      |
| 19-2   | I/O Register Summary                                                                                |      |
| 19-3   | Break Status and Control Register (BRKSCR)                                                          |      |
| 19-4   | Break Address Register High (BRKH)                                                                  |      |
| 19-5   | Break Address Register Low (BRKL)                                                                   |      |
| 19-6   | SIM Break Status Register (SBSR)                                                                    |      |
| 19-7   | SIM Break Flag Control Register (SBFCR)                                                             |      |
| 19-8   | Break Auxiliary Register (BRKAR)                                                                    | 273  |
| 20-1   | Example of Frequency Variation Across Temperature,<br>Trimmed at Nominal 3 Volts, 25°C, and N = 1   | 282  |
| 20-2   | Example of Frequency Variation Across Temperature,                                                  |      |
|        | Trimmed at Nominal 3 Volts, $25^{\circ}$ C, and N = 104                                             | 282  |
| 20-3   | Example of Frequency Variation Across Temperature,<br>Trimmed at Nominal 5 Volts, 25°C, and N = 1   |      |
| 20-4   | Example of Frequency Variation Across Temperature,<br>Trimmed at Nominal 5 Volts, 25°C, and N = 104 |      |
|        |                                                                                                     | 00   |
| A-1    | MC68HC908KX2 Memory Map                                                                             | 292  |

**Technical Data** 

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

# List of Tables

| Table                                        | Title                                                                                                                                           | Page                     |
|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| 2-1                                          | Vector Locations                                                                                                                                | 42                       |
| 4-1                                          | Protect Start Address Examples                                                                                                                  | 54                       |
| 5-1<br>5-2                                   | Instruction Set Summary                                                                                                                         |                          |
| 6-1<br>6-2                                   | Signal Name Conventions                                                                                                                         |                          |
| 7-1<br>7-2<br>7-3<br>7-4                     | Correction Sizes from DLF to DCO<br>Quantization Error in ICLK<br>Typical Settling Time Examples<br>ICG Module Register Bit Interaction Summary | 115<br>120               |
| 8-1                                          | LVIOUT Bit Indication                                                                                                                           | 137                      |
| 9-1                                          | External Clock Option Settings                                                                                                                  | 141                      |
| 10-1<br>10-2                                 | Port A Pin Functions                                                                                                                            |                          |
| 14-1<br>14-2<br>14-3<br>14-4<br>14-5<br>14-6 | Pin Name Conventions.Start Bit VerificationData Bit RecoveryStop Bit Recovery.Character Format SelectionSCI Baud Rate Prescaling                | 186<br>187<br>187<br>196 |
| 14-7                                         | SCI Baud Rate Selection                                                                                                                         | 208                      |
| 14-8                                         | SCI Baud Rate Selection Examples                                                                                                                | 210                      |

| Table                                                                | Title                                                                                                                                                                                                                                                                                                    | Page |
|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 15-1                                                                 | Timebase Divider Selection                                                                                                                                                                                                                                                                               | 214  |
| 16-1<br>16-2                                                         | Prescaler Selection                                                                                                                                                                                                                                                                                      |      |
| 17-1<br>17-2                                                         | Mux Channel Select                                                                                                                                                                                                                                                                                       |      |
| 18-1<br>18-2<br>18-3<br>18-4<br>18-5<br>18-6<br>18-7<br>18-8<br>18-9 | Monitor Mode Entry<br>Monitor Mode Vector Relocation<br>Normal Monitor Mode Baud Rate Selection<br>READ (Read Memory) Command<br>WRITE (Write Memory) Command<br>IREAD (Indexed Read) Command<br>IWRITE (Indexed Write) Command<br>READSP (Read Stack Pointer) Command<br>RUN (Run User Program) Command |      |
| 22-1                                                                 | MC Order Numbers                                                                                                                                                                                                                                                                                         |      |

# Section 1. General Description

### 1.1 Contents

| Introduction                                         |
|------------------------------------------------------|
| Features                                             |
| MCU Block Diagram                                    |
| Pin Assignments                                      |
| Supply Pins (V <sub>DD</sub> and V <sub>SS</sub> )29 |
| Oscillator Pins (OSC1 and OSC2)                      |
| External Interrupt Pin (IRQ1)                        |
| Port A Input/Output (I/O) Pins                       |
| (PTA4/KBD4–PTA0/KBD0)                                |
| Analog Reference Pin (V <sub>REFH</sub> )            |
| Port B Input/Output (I/O) Pins                       |
| (PTB7/(OSC2)/RST–PTB0/AD0)                           |
|                                                      |

#### **1.2 Introduction**

The MC68HC908KX8 is a member of the low-cost, high-performance M68HC08 Family of 8-bit microcontroller units (MCU). The M68HC08 Family is based on the customer-specified integrated circuit (CSIC) design strategy. All MCUs in the family use the enhanced M68HC08 central processor unit (CPU08) and are available with a variety of modules, memory sizes and types, and package types.

The information contained is this document pertains to the MC68HC908KX2 with the exceptions found in **Appendix A.** MC68HC908KX2 Overview.

#### **1.3 Features**

Features of the MC68HC908KX8 MCU include:

- High-performance M68HC08 architecture
- Fully upward-compatible object code with M6805, M146805, and M68HC05 Families
- Maximum internal bus frequencies of:
  - 8 MHz at 5.0 V
  - 4 MHz at 3.0 V
- Internal oscillator requiring no external components:
  - Software selectable bus frequencies
  - 25 percent accuracy with trim capability to 2 percent
  - Clock monitor
  - Option to allow use of external clock source or external crystal/ceramic resonator
- Eight Kbytes of on-chip, in-circuit programmable FLASH memory
- FLASH program memory security<sup>(1)</sup>
- On-chip programming firmware for use with host personal computer which does not require high voltage for entry
- 192 bytes of on-chip random-access memory (RAM)
- 16-bit, 2-channel timer interface (TIM) module
- 4-channel, 8-bit, analog-to-digital converter (ADC) with high-voltage reference (V<sub>REFH</sub>) double bonded to V<sub>DD</sub> pin
- Serial communications interface (SCI) module
- 5-bit keyboard interrupt (KBI) with wakeup feature
- 13 general-purpose input/output (I/O) ports:
  - Five shared with KBI and TIM, with 15-mA source/15-mA sink capabilities and with programmable pullups on generalpurpose input ports
  - Four shared with ADC
  - Two shared with SCI

1. No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users.

**Technical Data** 

- Low-voltage inhibit (LVI) module with software selectable trip points, 2.6-V or 4.3-V trip point
- Timebase module (TBM) with
  - Clock prescalar for eight user-selectable, periodic real-time interrupts
  - Active clock source in stop mode for periodic wakeup from stop using external crystal or internal oscillator
- External asynchronous interrupt pin with internal pullup (IRQ1)
- System protection features:
  - Computer operating properly (COP) reset
  - Low-voltage detection with reset
  - Illegal opcode detection with reset
  - Illegal address detection with reset
- 16-pin plastic dual in-line (PDIP) or small outline (SOIC) package
- Low-power design fully static with stop and wait modes
- Internal power-up reset circuit requiring no external pins
- -40°C to +125°C operation

Features of the CPU08 include:

- Enhanced HC05 programming model
- Extensive loop control functions
- 16 addressing modes, eight more than the M68HC05
- 16-bit index register and stack pointer
- Memory-to-memory data transfers
- Fast 8 × 8 multiply instruction
- Fast 16/8 divide instruction
- Binary-coded decimal (BCD) instructions
- Optimization for controller applications
- Third party C language support

#### 1.4 MCU Block Diagram

Figure 1-1 shows the structure of the MC68HC908KX8 MCU.



- Pin contains software selectable pullup resistor if general function I/O pin is configured as input. 3.
- 4. Pins are used for external clock source or crystal/ceramic resonator option.

#### Figure 1-1. MC68HC908KX8 MCU Block Diagram

28

Technical Data

General Description

Rev. 0.1

#### **1.5 Pin Assignments**



**Figure 1-2** shows the pin assignments for MC68HC908KX8.

Figure 1-2. PDIP and SOIC Pin Assignments

#### 1.5.1 Supply Pins ( $V_{DD}$ and $V_{SS}$ )

 $V_{\text{DD}}$  and  $V_{\text{SS}}$  are the power supply and ground pins. The MCU operates from a single power supply.

Fast signal transitions on MCU pins place high, short-duration current demands on the power supply. To prevent noise problems, take special care to provide power supply bypassing at the MCU as shown in **Figure 1-3**. Place the bypass capacitors as close to the MCU power pins as possible. Use high-frequency response ceramic capacitors for  $C_{Bypass}$ .  $C_{Bulk}$  are optional bulk current bypass capacitors for use in applications that require the port pins to source high-current levels.

#### 1.5.2 Oscillator Pins (OSC1 and OSC2)

The OSC1 and OSC2 pins are available through programming options in the configuration register. These pins then become the connections to an external clock source or crystal/ceramic resonator. PTB7 and PTB6 are not available for the crystal/ceramic resonator option and PTB6 is unavailable for the external clock source option.



Note: Component values shown represent typical applications.

#### Figure 1-3. Power Supply Bypassing

#### 1.5.3 External Interrupt Pin (IRQ1)

IRQ1 is an asynchronous external interrupt pin with an internal pullup resistor. See **Section 12. External Interrupt (IRQ)**.

#### 1.5.4 Port A Input/Output (I/O) Pins (PTA4/KBD4-PTA0/KBD0)

PTA4/KBD4–PTA0/KBD0 is a 5-bit special-function port that shares its pins with the keyboard interrupt (KBI) module and the 2-channel timer module (TIM).

- Any or all of the port A pins can be programmed to serve as keyboard interrupt pins. The respective pin utilizes an internal pullup resistor when enabled. See Section 13. Keyboard Interrupt Module (KBI).
- Each port A pin contains a software selectable internal pullup resistor when the general-function I/O port is configured as an input. See Section 10. Input/Output (I/O) Ports. The pullup resistor is automatically disabled once a TIM special function is enabled for that pin.
- All port A pins are high-current source/sink pins.

Technical Data

**NOTE:** Any unused inputs and I/O ports should be tied to an appropriate logic level (either  $V_{DD}$  or  $V_{SS}$ ). Although the I/O ports of the MC68HC908KX8 do not require termination, termination is recommended to reduce the possibility of static damage.

#### 1.5.5 Analog Reference Pin (V<sub>REFH</sub>)

The  $V_{REFH}$  pin is the analog reference voltage for the analog-to-digital converter (ADC) module. The voltage is supplied through a double-bond to the  $V_{DD}$  pin. See **Section 20. Electrical Specifications** for ADC parameters.

#### 1.5.6 Port B Input/Output (I/O) Pins (PTB7/(OSC2)/RST–PTB0/AD0)

PTB7/(OSC2)/RST–PTB0/AD0 are general-purpose bidirectional I/O port pins, all sharing special functions.

- PTB7 and PTB6 share with the on-chip oscillator circuit through configuration options. See **7.4.3 External Clock Generator**.
- PTB5 and PTB4 share with the SCI module. See Section 14. Serial Communications Interface Module (SCI).
- PTB3–PTB0 share with the ADC module. See Section 17. Analog-to-Digital Converter (ADC).

**Technical Data** 

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

# Section 2. Memory Map

### 2.1 Contents

| 2.2 | Introduction  | 33 |
|-----|---------------|----|
| 2.3 | I/O Registers | 35 |
| 2.4 | Monitor ROM   | 41 |

### 2.2 Introduction

The central processor unit (CPU08) can address 64 Kbytes of memory space.

The memory map, shown in **Figure 2-1**, includes:

- 7680 bytes of FLASH memory
- 192 bytes of random-access memory (RAM)
- 36 bytes of user-defined vectors
- 295 bytes of monitor read-only memory (ROM)

### **Memory Map**

| \$0000                |                                | \$FE00                | RESERVED                                      |
|-----------------------|--------------------------------|-----------------------|-----------------------------------------------|
| $\downarrow$          | I/O REGISTERS (64 BYTES)       | \$FE01                | SIM RESET STATUS REGISTER (SRSR)              |
| \$003F                |                                | \$FE02                | RESERVED                                      |
| \$0040                |                                | \$FE03                | RESERVED                                      |
| $\downarrow$          | RAM (192 BYTES)                | \$FE04                | INTERRUPT STATUS REGISTER 1 (INT1)            |
| \$00FF                |                                | \$FE05                | INTERRUPT STATUS REGISTER 2 (INT2)            |
| \$0100                |                                | \$FE06                | INTERRUPT STATUS REGISTER 3 (INT3)            |
| $\downarrow$          | UNIMPLEMENTED (3839 BYTES)     | \$FE07                | RESERVED                                      |
| \$0FFF                |                                | \$FE08                | FLASH CONTROL REGISTER (FLCR)                 |
|                       |                                | \$FE09                | BREAK ADDRESS REGISTER HIGH (BRKH)            |
| \$1000<br>↓           | FLASH BURN-IN ROM (1024 BYTES) | \$FE0A                | BREAK ADDRESS REGISTER LOW (BRKL)             |
| \$13FF                |                                | \$FE0B                | BREAK STATUS AND CONTROL REGISTER<br>(BRKSCR) |
| \$1400                |                                | \$FE0C                | LVI STATUS REGISTER (LVISR)                   |
| ↓<br>\$DFFF           | UNIMPLEMENTED (52,224 BYTES)   | \$FE0D<br>↓<br>\$FE1F | UNIMPLEMENTED (18 BYTES)                      |
| \$E000<br>↓<br>\$FDFF | USER FLASH MEMORY (7680 BYTES) | \$FE20<br>↓<br>\$FF46 | MONITOR ROM (295 BYTES)                       |
|                       |                                | <b>ΦΓΓ4</b> 0         |                                               |
|                       |                                | \$FF47<br>↓<br>\$FF7D | UNIMPLEMENTED (57 BYTES)                      |
|                       |                                | \$FF7E                | FLASH BLOCK PROTECT REGISTER (FLBPR)          |
|                       |                                | \$FF7F                |                                               |



↓ \$FFDB

\$FFDC

 $\downarrow$ 

\$FFFF

**Technical Data** 

MC68HC908KX8•MC68HC908KX2 — Rev. 0.1

UNIMPLEMENTED (90 BYTES)

FLASH VECTORS

(36 BYTES)

### 2.3 I/O Registers

Most of the control, status, and data registers are in the zero-page area of \$0000–\$003F. Additional input/output (I/O) registers have the following addresses:

- \$FE01 SIM reset status register, SRSR
- \$FE04 Interrupt status register 1, INT1
- \$FE05 Interrupt status register 2, INT2
- \$FE06 Interrupt status register 3, INT3
- \$FE08 FLASH control register, FLCR
- \$FE09 Break address register high, BRKH
- \$FE0A Break address register low, BRKL
- \$FE0B Break status and control register, BRKSCR
- \$FE0C LVI status register, LVISR
- \$FF7E FLASH block protect register, FLBPR in non-volatile FLASH memory
- \$FFFF COP control register, COPCTL

A summary of the registers available on the MC68HC908KX8 is provided in **Figure 2-2**. **Table 2-1** is a list of vector locations.

| Addr.  | Register Name                   | Bit             | 76                  | 5      | 4         | 3          | 2    | 1           | Bit 0 |  |
|--------|---------------------------------|-----------------|---------------------|--------|-----------|------------|------|-------------|-------|--|
|        | Port A Data Register            | Read: 0         | 0                   | 0      | PTA4      | PTA3       | PTA2 | PTA1        | PTA0  |  |
| \$0000 | (PTA) V                         | Write:          |                     |        |           |            |      |             |       |  |
|        | See page 147. R                 | Reset:          | Unaffected by reset |        |           |            |      |             |       |  |
| \$0001 | Port B Data Register<br>(PTB) V | Read:<br>Write: | 7 PTB6              | PTB5   | PTB4      | PTB3       | PTB2 | PTB1        | PTB0  |  |
|        | See page 151.                   | Reset:          |                     |        | Unaffecte | d by reset |      |             |       |  |
| \$0002 | Unimplemented                   |                 |                     |        |           |            |      |             |       |  |
|        |                                 |                 | = Unimple           | mented | R         | = Reserved |      | U = Unaffeo | cted  |  |

Figure 2-2. Control, Status, and Data Registers (Sheet 1 of 7)

# **Memory Map**

| Addr.        | Register Name                                                    |                           | Bit 7 | 6               | 5           | 4          | 3               | 2          | 1                | Bit 0        |
|--------------|------------------------------------------------------------------|---------------------------|-------|-----------------|-------------|------------|-----------------|------------|------------------|--------------|
| \$0003       | Unimplemented                                                    |                           |       |                 |             |            |                 |            |                  |              |
| \$0004       | Data Direction Register A<br>(DDRA)<br>See page 148.             | Read:<br>Write:<br>Reset: | 0     | 0               | 0           | DDRA4      | DDRA3<br>0      | DDRA2<br>0 | DDRA1<br>0       | DDRA0<br>0   |
| \$0005       | Data Direction Register B<br>(DDRB)<br>See page 152.             | Read:<br>Write:<br>Reset: | DDRB7 | DDRB6<br>0      | DDRB5<br>0  | DDRB4<br>0 | DDRB3<br>0      | DDRB2      | DDRB1            | DDRB0<br>0   |
| \$0006       | Unimplemented                                                    |                           |       |                 |             |            |                 |            |                  |              |
| $\downarrow$ | $\downarrow$                                                     | I                         |       |                 |             |            |                 |            |                  |              |
| \$000C       | Unimplemented                                                    |                           |       |                 |             |            |                 |            |                  |              |
| \$000D       | Port A Input Pullup Enable<br>Register (PTAPUE)<br>See page 150. | Read:<br>Write:<br>Reset: | 0     | 0               | 0           | PTAPUE4    | PTAPUE3<br>0    | PTAPUE2    | PTAPUE1          | PTAPUE0<br>0 |
| \$000E       | Unimplemented                                                    |                           | -     | -               | -           | -          | -               | -          | -                | -            |
| . ↓          | $\downarrow$                                                     |                           |       |                 |             |            |                 |            |                  |              |
| \$0012       | Unimplemented                                                    |                           |       |                 |             |            |                 |            |                  |              |
| \$0013       | SCI Control Register 1<br>(SCC1)<br>See page 194.                | Read:<br>Write:<br>Reset: | LOOPS | ENSCI<br>0      | TXINV<br>0  | M<br>0     | WAKE<br>0       | ILTY<br>0  | PEN<br>0         | РТҮ<br>0     |
| \$0014       | SCI Control Register 2<br>(SCC2)                                 | Read:<br>Write:           | SCTIE | TCIE            | SCRIE       | ILIE       | TE              | RE         | RWU              | SBK          |
|              | See page 197.                                                    | Reset:                    | 0     | 0               | 0           | 0          | 0               | 0          | 0                | 0            |
| \$0015       | SCI Control Register 3<br>(SCC3)<br>See page 200.                |                           | R8    | Т8              | R           | R          | ORIE            | NEIE       | FEIE             | PEIE         |
|              | See page 200.                                                    | Reset:                    | U     | U               | 0           | 0          | 0               | 0          | 0                | 0            |
| \$0016       | SCI Status Register 1<br>(SCS1)                                  | Read:<br>Write:           | SCTE  | TC              | SCRF        | IDLE       | OR              | NF         | FE               | PE           |
|              | See page 202.                                                    | Reset:                    | 1     | 1<br>– Unimplor | 0<br>montod | 0<br>R     | 0<br>= Reserved | 0          | 0<br>U = Unaffed | 0            |
|              | = Unimplemented                                                  |                           |       |                 |             | п          |                 | I          |                  | JIEU         |

Figure 2-2. Control, Status, and Data Registers (Sheet 2 of 7)

**Technical Data** 

| Addr.     | Register Name                                                                                           |         | Bit 7 | 6       | 5       | 4           | 3          | 2     | 1            | Bit 0  |
|-----------|---------------------------------------------------------------------------------------------------------|---------|-------|---------|---------|-------------|------------|-------|--------------|--------|
|           | SCI Status Register 2                                                                                   | Read:   | 0     | 0       | 0       | 0           | 0          | 0     | BKF          | RPF    |
| \$0017    | (SCS2)                                                                                                  | Write:  |       |         |         |             |            |       |              |        |
|           | See page 206.                                                                                           | Reset:  | 0     | 0       | 0       | 0           | 0          | 0     | 0            | 0      |
|           | SCI Data Register                                                                                       | Read:   | R7    | R6      | R5      | R4          | R3         | R2    | R1           | R0     |
| \$0018    | (SCDR)                                                                                                  | Write:  | T7    | Т6      | T5      | T4          | Т3         | T2    | T1           | T0     |
|           | See page 207.                                                                                           | Reset:  |       |         |         | Unaffecte   | d by reset |       | 1            |        |
|           | SCI Baud Rate Register                                                                                  | Read:   | 0     | 0       | 0004    | 0.0.00      | _          | 0050  |              | 0.050  |
| \$0019    | (SCBR)                                                                                                  | Write:  |       |         | SCP1    | SCP0        | R          | SCR2  | SCR1         | SCR0   |
|           | See page 207.                                                                                           | Reset:  | 0     | 0       | 0       | 0           | 0          | 0     | 0            | 0      |
|           | Keyboard Status and                                                                                     | Read:   | 0     | 0       | 0       | 0           | KEYF       | 0     |              | MODEK  |
| \$001A    | Control Register (KBSCR)<br>See page 173.                                                               | Write:  |       |         |         |             |            | ACKK  | IMASKK       | MODEK  |
|           | See page 175.                                                                                           |         | 0     | 0       | 0       | 0           | 0          | 0     | 0            | 0      |
|           | Keyboard Interrupt Enable<br>\$001B Register (KBIER)                                                    | Read:   | 0     | 0       | 0       |             |            | KDIEO |              |        |
| \$001B    |                                                                                                         | Write:  |       |         |         | KBIE4 KBIE3 |            | KBIE2 | KBIE1        | KBIE0  |
|           | See page 174.                                                                                           | Reset:  | 0     | 0       | 0       | 0           | 0          | 0     | 0            | 0      |
|           | Timebase Control                                                                                        | Read:   | TBIF  | TDDO    |         | TDDO        | 0          | TDIE  | TRON         |        |
| \$001C    | Register (TBCR)<br>See page 216.                                                                        | Write:  |       | TBR2    | TBR1    | TBR0        | TACK       | TBIE  | TBON         | R      |
|           | 000 page 210.                                                                                           | Reset:  | 0     | 0       | 0       | 0           | 0          | 0     | 0            | 0      |
|           | IRQ Status and Control                                                                                  | Read:   | 0     | 0       | 0       | 0           | IRQF1      | 0     |              | MODEL  |
| \$001D    | Register (ISCR)                                                                                         | Write:  | R     | R       | R       | R           | R          | ACK1  | IMASK1       | MODE1  |
|           | See page 165.                                                                                           | Reset:  | 0     | 0       | 0       | 0           | 0          | 0     | 0            | 0      |
|           | $O_{1}$                                                                                                 | Read:   |       | 0       | EXT-    | EXT-        | EXT-       | 0     | OSCE-        | SCIBD- |
| \$001E    | Configuration Register 2 <sup>(1)</sup><br>(CONFIG2)                                                    | Write:  | R     |         | XTALEN  | SLOW        | CLKEN      |       | NIN-<br>STOP | SRC    |
|           | See page 140.                                                                                           | Reset:  | 0     | 0       | 0       | 0           | 0          | 0     | 0            | 0      |
|           |                                                                                                         | r       | 0     | U       | U       | Ū           | U          | U     |              |        |
| \$001F    | Configuration Register 1 <sup>(1)</sup><br>(CONFIG1) See page 140.                                      | Writo   | COPRS | LVISTOP | LVIRSTD | LVIPWRD     | LVI5OR3    | SSREC | STOP         | COPD   |
|           |                                                                                                         | Reset:  | 0     | 0       | 0       | 0           | 0          | 0     | 0            | 0      |
|           |                                                                                                         | Resets: | 0     | 0       | 0       | 0           | U          | 0     | 0            | 0      |
| 1 1 1/15/ | 1 JV/ISOP2 is only writable after a newer on react (POP). Bit 6 of CONEIG1 is read only and will read 0 |         |       |         |         |             |            |       |              |        |

1. LVI5OR3 is only writable after a power-on reset (POR). Bit 6 of CONFIG1 is read-only and will read 0. All other bits in CONFIG1 and CONFIG2 are one-time writable after any reset.

= Unimplemented

nented

R

= Reserved

U = Unaffected

### Figure 2-2. Control, Status, and Data Registers (Sheet 3 of 7)

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

**Technical Data** 

## Memory Map

| Addr.      | Register Name                                |        | Bit 7  | 6         | 5      | 4           | 3             | 2     | 1          | Bit 0  |
|------------|----------------------------------------------|--------|--------|-----------|--------|-------------|---------------|-------|------------|--------|
|            | Timer Status and Control                     | Read:  | TOF    | TOIL      | TOTOD  | 0           | 0             | DCO   | PS1        | DCO    |
| \$0020     | Register (TSC)                               | Write: | 0      | TOIE      | TSTOP  | TRST        |               | PS2   | F31        | PS0    |
|            | See page 231.                                | Reset: | 0      | 0         | 1      | 0           | 0             | 0     | 0          | 0      |
|            | Timer Counter Register                       | Read:  | Bit 15 | 14        | 13     | 12          | 11            | 10    | 9          | Bit 8  |
| \$0021     | High (TCNTH)                                 | Write: |        |           |        |             |               |       |            |        |
|            | See page 233.                                | Reset: | 0      | 0         | 0      | 0           | 0             | 0     | 0          | 0      |
|            | Timer Counter Register                       | Read:  | Bit 7  | 6         | 5      | 4           | 3             | 2     | 1          | Bit 0  |
| \$0022     | Low (TCNTL)                                  | Write: |        |           |        |             |               |       |            |        |
|            | See page 233.                                | Reset: | 0      | 0         | 0      | 0           | 0             | 0     | 0          | 0      |
|            | Timer Counter Modulo                         | Read:  | Bit 15 | 14        | 13     | 12          | 11            | 10    | 9          | Bit 8  |
| \$0023     | Register High (TMODH)                        | Write: | Dit 10 | 17        | 10     | 12          |               | 10    | 5          | Dit 0  |
|            | See page 234.                                | Reset: | 1      | 1         | 1      | 1           | 1             | 1     | 1          | 1      |
|            | Timer Counter Modulo                         | Read:  | Bit 7  | 6         | 5      | 4           | 3             | 2     | 1          | Bit 0  |
| \$0024 Reg | Register Low (TMODL)                         | Write: | Bitt   | Ŭ         | Ũ      |             | Ũ             | _     |            | Diro   |
|            | See page 234.                                | Reset: | 1      | 1         | 1      | 1           | 1             | 1     | 1          | 1      |
|            | Timer Channel 0 Status                       | Read:  | CH0F   | CHOIE     | MS0B   | MS0A        | ELS0B         | ELS0A | TOV0       | CHOMAX |
| \$0025     | and Control Register (TSC0) See page 235.    | Write: | 0      |           |        |             |               |       |            |        |
|            | (1300) See page 235.                         | Reset: | 0      | 0         | 0      | 0           | 0             | 0     | 0          | 0      |
|            | Timer Channel 0 Register                     | Read:  | Bit 15 | 14        | 13     | 12          | 11            | 10    | 9          | Bit 8  |
| \$0026     | High (TCH0H)<br>See page 239.                | Write: |        |           |        |             |               |       |            |        |
|            | 000 page 200.                                | Reset: |        | 1         | 1      | Indetermina | te after rese |       |            |        |
|            | Timer Channel 0 Register                     | Read:  | Bit 7  | 6         | 5      | 4           | 3             | 2     | 1          | Bit 0  |
| \$0027     | Low (TCH0L)<br>See page 239.                 | Write: |        |           |        |             |               |       |            |        |
|            | 000 page 200.                                | Reset: |        | 1         | 1      | Indetermina | te after rese |       | r          | ·      |
|            | Timer Channel 1 Status                       | Read:  | CH1F   | CH1IE     | 0      | MS1A        | ELS1B         | ELS1A | TOV1       | CH1MAX |
| \$0028     | and Control Register<br>(TSC1) See page 235. |        | 0      |           |        |             |               |       |            |        |
|            | (1001) 000 page 200.                         | Reset: | 0      | 0         | 0      | 0           | 0             | 0     | 0          | 0      |
|            | Timer Channel 1 Register                     | Read:  | Bit 15 | 14        | 13     | 12          | 11            | 10    | 9          | Bit 8  |
| \$0029     | High (TCH1H)<br>See page 239.                | Write: |        |           |        |             |               |       |            |        |
|            | 000 pago 200.                                | Reset: |        |           |        |             |               |       |            |        |
|            |                                              |        |        | = Unimple | mented | R           | = Reserved    |       | U = Unaffe | cted   |
|            |                                              |        |        |           |        |             |               |       | _          |        |



**Technical Data** 

| Addr.        | Register Name                                 |                  | Bit 7        | 6           | 5     | 4           | 3             | 2     | 1          | Bit 0 |
|--------------|-----------------------------------------------|------------------|--------------|-------------|-------|-------------|---------------|-------|------------|-------|
| \$002A       | 0                                             |                  | Bit 7        | 6           | 5     | 4           | 3             | 2     | 1          | Bit 0 |
|              | See page 239.                                 | Reset:           |              |             |       | Indetermina | te after rese | t     |            |       |
| \$002B       | Unimplemented                                 |                  |              |             |       |             |               |       |            |       |
| $\downarrow$ | $\downarrow$                                  |                  |              |             |       |             |               |       |            |       |
| \$0035       | Unimplemented                                 |                  |              |             |       |             |               |       |            |       |
|              | ICG Control Register                          | Read:            | OMIE         | CMF         | CMON  | 00          |               | ICGS  | FOCON      | ECGS  |
| \$0036       | (ICGCR)                                       | Write:           | CMIE         | 0*          | CMON  | CS          | ICGON         |       | ECGON      |       |
|              | See page 127.                                 | Reset:           | 0            | 0           | 0     | 0           | 1             | 0     | 0          | 0     |
| *See 7.8     | .1 ICG Control Register fo                    | or metho         | d of clearin | g the CMF b | it.   |             |               |       |            |       |
| \$0037       | ICG Multiplier Register<br>(ICGMR)            | Read:<br>Write:  |              | N6          | N5    | N4          | N3            | N2    | N1         | NO    |
|              | See page 129.                                 | Reset:           | 0            | 0           | 0     | 1           | 0             | 1     | 0          | 1     |
| \$0038       | ICG Trim Register<br>(ICGTR)                  | Read:<br>Write:  | TRIM7        | TRIM6       | TRIM5 | TRIM4       | TRIM3         | TRIM2 | TRIM1      | TRIM0 |
|              | See page 130.                                 | Reset:           | 1            | 0           | 0     | 0           | 0             | 0     | 0          | 0     |
|              | ICG Divider Control                           | Read:            |              |             |       |             | DDIV3         | DDIV2 | DDIV1      | DDIV0 |
| \$0039       | Register (ICGDVR)                             | Write:           |              |             |       |             |               |       |            |       |
|              | See page 130.                                 | Reset:           | 0            | 0           | 0     | 0           | U             | U     | U          | U     |
|              | ICG DCO Stage Control                         | Read:            | DSTG7        | DSTG6       | DSTG5 | DSTG4       | DSTG3         | DSTG2 | DSTG1      | DSTG0 |
| \$003A       | Register (ICGDSR)                             | Write:           | R            | R           | R     | R           | R             | R     | R          | R     |
|              | See page 131.                                 | Reset:           | U            | U           | U     | U           | U             | U     | U          | U     |
| \$003B       | Reserved                                      |                  | R            | R           | R     | R           | R             | R     | R          | R     |
|              |                                               | <b>D</b>         | 0000         |             |       |             |               |       |            |       |
| ¢0000        | Analog-to-Digital Status                      | Read:            | 0000         | AIEN        | ADCO  | ADCH4       | ADCH3         | ADCH2 | ADCH1      | ADCH0 |
| \$003C       | and Control Register<br>(ADSCR) See page 247. | Write:<br>Reset: | R<br>0       | 0           | 0     | 1           | 1             | 1     | 1          | 1     |
|              |                                               | Read:            | AD7          | AD6         | AD5   | AD4         | AD3           | AD2   | AD1        | AD0   |
| \$003D       | Analog-to-Digital Data<br>Register (ADR)      | Write:           | R            | R           | R     | R R         | R             | R R   | R          | R     |
| ψυυυυ        | See page 249.                                 | Reset:           | 11           |             |       |             | te after rese |       |            |       |
|              |                                               | . 10001.         |              | = Unimplei  |       | R           | = Reserved    |       | U = Unaffe | cted  |
|              |                                               |                  |              |             |       | L           | I             |       |            |       |

Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 7)

MC68HC908KX8•MC68HC908KX2 — Rev. 0.1

**Technical Data** 

## Memory Map

| Addr.         | Register Name                                      |                 | Bit 7   | 6         | 5       | 4       | 3          | 2         | 1           | Bit 0 |
|---------------|----------------------------------------------------|-----------------|---------|-----------|---------|---------|------------|-----------|-------------|-------|
| \$003E        | Analog-to-Digital Input<br>Clock Register (ADCLK)  | Read:<br>Write: | ADIV2   | ADIV1     | ADIV0   | ADICLK  | 0          | 0         | 0           | R     |
| See page 249. |                                                    | Reset:          | 0       | 0         | 0       | 0       | 0          | 0         | 0           | 0     |
| \$003F        | Unimplemented                                      |                 |         |           |         |         |            |           |             |       |
|               |                                                    | Read:           | 0       | 0         | 0       | 1       | 0          | 0         | BW          | 0     |
| \$FE00        | SIM Break Status Register<br>(SBSR) <sup>(1)</sup> | Write:          | R       | R         | R       | R       | R          | R         | NOTE        | R     |
|               | See page 271.                                      | Reset:          | 0       | 0         | 0       | 1       | 0          | 0         | 0           | 0     |
| 1. Writir     | ng a logic 0 clears BW.                            |                 |         |           |         |         |            |           |             |       |
|               | SIM Reset Status Register                          | Read:           | POR     | 0         | COP     | ILOP    | ILAD       | MENRST    | LVI         | 0     |
| \$FE01        | (SRSR)                                             | Write:          |         |           |         |         |            |           |             |       |
|               | See page 91.                                       | POR:            | 1       | 0         | 0       | 0       | 0          | 0         | 0           | 0     |
|               | Break Auxiliary Register                           | Read:           | 0       | 0         | 0       | 0       | 0          | 0         | 0           | BDCOP |
| \$FE02 (BRK   | (BRKAR)                                            |                 |         |           |         |         |            |           |             | BBOOI |
|               | See page 273.                                      | Reset:          | 0       | 0         | 0       | 0       | 0          | 0         | 0           | 0     |
|               | SIM Break Flag Control<br>Register (SBFCR)         | Read:<br>Write: | BCFE    | R         | R       | R       | R          | R         | R           | R     |
|               | See page 272.                                      | Reset:          | 0       |           |         |         |            |           |             |       |
|               | Interrupt Status Register 1                        | Read:           | IF6     | IF5       | IF4     | IF3     | IF2        | IF1       | 0           | 0     |
| \$FE04        | (INT1)                                             | Write:          | R       | R         | R       | R       | R          | R         | R           | R     |
|               | See page 93.                                       | Reset:          | 0       | 0         | 0       | 0       | 0          | 0         | 0           | 0     |
|               | Interrupt Status Register 2                        | Read:           | IF14    | IF13      | IF12    | IF11    | IF10       | IF9       | IF8         | IF7   |
| \$FE05        | (INT2)                                             | Write:          | R       | R         | R       | R       | R          | R         | R           | R     |
|               | See page 93.                                       | Reset:          | 0       | 0         | 0       | 0       | 0          | 0         | 0           | 0     |
|               | Interrupt Status Register 3                        | Read:           | IF22    | IF21      | IF20    | IF19    | IF18       | IF17      | IF16        | IF15  |
| \$FE06        | (INT3)                                             | Write:          | R       | R         | R       | R       | R          | R         | R           | R     |
|               | See page 94.                                       | Reset:          | 0       | 0         | 0       | 0       | 0          | 0         | 0           | 0     |
| \$FE07        | FLASH Test Control<br>Register (FLTCR)             | Read:<br>Write: | R       | R         | R       | R       | R          | R         | R           | R     |
|               |                                                    | Reset:          |         | •         | •       | -       |            |           |             |       |
|               |                                                    |                 |         | = Unimple | mented  | R       | = Reserved |           | U = Unaffeo | cted  |
|               | Figure 2-                                          | 2 00            | ntrol S | tatus a   | nd Data | Rogista | ors (Sha   | ot 6 of 7 | n n         |       |

Figure 2-2. Control, Status, and Data Registers (Sheet 6 of 7)

**Technical Data** 

| Addr.                                       | Register Name                                          |                 | Bit 7               | 6          | 5       | 4           | 3            | 2        | 1           | Bit 0 |
|---------------------------------------------|--------------------------------------------------------|-----------------|---------------------|------------|---------|-------------|--------------|----------|-------------|-------|
|                                             | FLASH Control Register                                 | Read:           | 0                   | 0          | 0       | 0           | HVEN         | MARGIN   | ERASE       | PGM   |
| \$FE08                                      | (FLCR)                                                 | Write:          |                     |            |         |             |              | MANON    | ENAGE       | T GM  |
|                                             | See page 46.                                           | Reset:          | 0                   | 0          | 0       | 0           | 0            | 0        | 0           | 0     |
| Break Addres Register<br>\$FE09 High (BRKH) | Read:<br>Write:                                        | Bit 15          | 14                  | 13         | 12      | 11          | 10           | 9        | Bit 8       |       |
|                                             | See page 270.                                          | Reset:          | 0                   | 0          | 0       | 0           | 0            | 0        | 0           | 0     |
| Break Addres Register<br>\$FE0A Low (BRKL)  | Read:<br>Write:                                        | Bit 7           | 6                   | 5          | 4       | 3           | 2            | 1        | Bit 0       |       |
|                                             | See page 270.                                          | Reset:          | 0                   | 0          | 0       | 0           | 0            | 0        | 0           | 0     |
| <b>-</b> ( )                                | Read:                                                  | BRKE            | BRKA                | 0          | 0       | 0           | 0            | 0        | 0           |       |
|                                             | Register (BRKSCR)                                      | Write:          | DHKE                | DRNA       |         |             |              |          |             |       |
|                                             | See page 269.                                          | Reset:          | 0                   | 0          | 0       | 0           | 0            | 0        | 0           | 0     |
|                                             | LVI Status Register                                    | Read:           | LVIOUT              | 0          | 0       | 0           | 0            | 0        | 0           | R     |
| \$FE0C                                      | (LVISR)                                                | Write:          |                     |            |         |             |              |          |             |       |
|                                             | See page 137.                                          | Reset:          | 0                   | 0          | 0       | 0           | 0            | 0        | 0           | 0     |
| \$FF7E                                      | FLASH Block Protect<br>Register (FLBPR) <sup>(1)</sup> | Read:<br>Write: | BPR7                | BPR6       | BPR5    | BPR4        | BPR3         | BPR2     | BPR1        | BPR0  |
|                                             | See page 53.                                           | Reset:          | Unaffected by reset |            |         |             |              |          |             |       |
| 1. Non-v                                    | olatile FLASH register                                 |                 |                     |            |         |             |              |          |             |       |
|                                             | COP Control Register                                   | Read:           |                     |            |         | Low byte of | reset vector |          |             |       |
| \$FFFF                                      | (COPCTL)                                               | Write:          |                     |            | Writing | clears COP  | counter (an  | y value) |             |       |
|                                             | See page 159.                                          | Reset:          |                     |            |         | Unaffecte   | d by reset   |          |             |       |
|                                             |                                                        | [               |                     | = Unimplei | mented  | R           | = Reserved   | ł        | U = Unaffeo | cted  |

Figure 2-2. Control, Status, and Data Registers (Sheet 7 of 7)

### 2.4 Monitor ROM

The 295 bytes at addresses \$FE20–\$FF46 are reserved ROM addresses that contain the instructions for the monitor functions.

| Table | 2-1. | Vector | Locations |
|-------|------|--------|-----------|
|-------|------|--------|-----------|

|          | Address | Vector                                |
|----------|---------|---------------------------------------|
| >        | \$FFDC  | Timebase module vector (high)         |
| Low      | \$FFDD  | Timebase module vector (low)          |
|          | \$FFDE  | ADC conversion complete vector (high) |
|          | \$FFDF  | ADC conversion complete vector (low)  |
| <b>A</b> | \$FFE0  | Keyboard vector (high)                |
|          | \$FFE1  | Keyboard vector (low)                 |
|          | \$FFE2  | SCI transmit vector (high)            |
|          | \$FFE3  | SCI transmit vector (low)             |
|          | \$FFE4  | SCI receive vector (high)             |
|          | \$FFE5  | SCI receive vector (low)              |
|          | \$FFE6  | SCI receive error vector (high)       |
|          | \$FFE7  | SCI receive error vector (low)        |
|          | \$FFE8  | Reserved                              |
|          | \$FFE9  | Reserved                              |
|          | \$FFEA  | Reserved                              |
|          | \$FFEB  | Reserved                              |
|          | \$FFEC  | Reserved                              |
| ۲        | \$FFED  | Reserved                              |
| Priority | \$FFEE  | Reserved                              |
| P        | \$FFEF  | Reserved                              |
|          | \$FFF0  | Reserved                              |
|          | \$FFF1  | Reserved                              |
|          | \$FFF2  | TIM overflow vector (high)            |
|          | \$FFF3  | TIM overflow vector (low)             |
|          | \$FFF4  | TIM channel 1 vector (high)           |
|          | \$FFF5  | TIM channel 1 vector (low)            |
|          | \$FFF6  | TIM channel 0 vector (high)           |
|          | \$FFF7  | TIM channel 0 vector (low)            |
|          | \$FFF8  | CMIREQ vector (high)                  |
|          | \$FFF9  | CMIREQ vector (low)                   |
|          | \$FFFA  | IRQ1 vector (high)                    |
| ↓        | \$FFFB  | IRQ1 vector (low)                     |
|          | \$FFFC  | SWI vector (high)                     |
|          | \$FFFD  | SWI vector (low)                      |
| Чg       | \$FFFE  | Reset vector (high)                   |
| High     | \$FFFF  | Reset vector (low)                    |
|          |         |                                       |

**Technical Data** 

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

\_

# Section 3. Random-Access Memory (RAM)

### 3.1 Contents

| 3.2 | Introduction           | 43 |
|-----|------------------------|----|
| 3.3 | Functional Description | 43 |

### 3.2 Introduction

This section describes the 192 bytes of random-access memory (RAM).

### 3.3 Functional Description

Addresses \$0040–\$00FF are RAM locations. The location of the stack RAM is programmable. The 16-bit stack pointer allows the stack to be anywhere in the 64-Kbyte memory space.

**NOTE:** For correct operation, the stack pointer must point only to RAM locations.

Before processing an interrupt, the CPU uses five bytes of the stack to save the contents of the CPU registers.

**NOTE:** For M6805, M146805 and M68HC05compatibility, the H register is not stacked.

During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack pointer decrements during pushes and increments during pulls.

**NOTE:** Be careful when using nested subroutines. The CPU could overwrite data in the RAM during a subroutine or during the interrupt stacking operation.

**Technical Data** 

# Section 4. FLASH Memory

### 4.1 Contents

| 4.2  | Introduction                   |
|------|--------------------------------|
| 4.3  | Functional Description46       |
| 4.4  | FLASH Control Register         |
| 4.5  | FLASH Page Erase Operation     |
| 4.6  | FLASH Mass Erase Operation     |
| 4.7  | FLASH Program/Read Operation50 |
| 4.8  | FLASH Block Protection         |
| 4.9  | FLASH Block Protect Register   |
| 4.10 | Wait Mode                      |
| 4.11 | Stop Mode                      |

### 4.2 Introduction

This section describes the operation of the embedded FLASH memory. This memory can be read, programmed, and erased from a single external supply. The program, erase, and read operations are enabled through the use of an internal charge pump.

#### 4.3 Functional Description

The FLASH memory is an array of 7,680 bytes with an additional 36 bytes of user vectors and one byte used for block protection.

**NOTE:** An erased bit reads as logic 1 and a programmed bit reads as logic 0.

The program and erase operations are facilitated through control bits in the FLASH control register (FLCR). See **4.4 FLASH Control Register**.

The FLASH is organized internally as an 8192-word by 8-bit complementary metal-oxide semiconductor (CMOS) page erase, byte (8-bit) program embedded FLASH memory. Each page consists of 64 bytes. The page erase operation erases all words within a page. A page is composed of two adjacent rows.

A security feature prevents viewing of the FLASH contents.<sup>(1)</sup>

#### 4.4 FLASH Control Register

The FLASH control register (FLCR) controls FLASH program and erase operations.



Figure 4-1. FLASH Control Register (FLCR)

1. No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users.

Technical Data

HVEN — High-Voltage Enable Bit

This read/write bit enables the charge pump to drive high voltages for program and erase operations in the array. HVEN can be set only if either PGM = 1 or ERASE = 1 and the proper sequence for program or erase is followed.

1 = High voltage enabled to array and charge pump on

0 = High voltage disabled to array and charge pump off

MASS — Mass Erase Control Bit

Setting this read/write bit configures the 8-Kbyte FLASH array for mass erase operation.

- 1 = MASS erase operation selected
- 0 = MASS erase operation unselected
- ERASE Erase Control Bit

This read/write bit configures the memory for erase operation. ERASE is interlocked with the PGM bit such that both bits cannot be equal to 1 or set to 1 at the same time.

1 = Erase operation selected

0 = Erase operation unselected

PGM — Program Control Bit

This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be equal to 1 or set to 1 at the same time.

1 = Program operation selected

0 = Program operation unselected

### 4.5 FLASH Page Erase Operation

Use this step-by-step procedure to erase a page (64 bytes) of FLASH memory to read as logic 1:

- 1. Set the ERASE bit and clear the MASS bit in the FLASH control register.
- 2. Read the FLASH block protect register.
- 3. Write any data to any FLASH address within the page address range desired.
- 4. Wait for a time,  $t_{NVS}$  (minimum of 10  $\mu$ s).
- 5. Set the HVEN bit.
- 6. Wait for a time, t<sub>Erase</sub> (minimum of 1 ms).
- 7. Clear the ERASE bit.
- 8. Wait for a time,  $t_{NVH}$  (minimum of 5  $\mu$ s).
- 9. Clear the HVEN bit.
- 10. After a time,  $t_{RCV}$  (typically 1 µs), the memory can be accessed again in read mode.
- **NOTE:** While these operations must be performed in the order shown, other unrelated operations may occur between the steps.

**Technical Data** 

### 4.6 FLASH Mass Erase Operation

Use this step-by-step procedure to erase entire FLASH memory to read as logic 1:

- 1. Set both the ERASE bit and the MASS bit in the FLASH control register.
- 2. Read from the FLASH block protect register.
- 3. Write any data to any FLASH address<sup>(1)</sup> within the FLASH memory address range.
- 4. Wait for a time,  $t_{NVS}$  (minimum of 10  $\mu$ s).
- 5. Set the HVEN bit.
- 6. Wait for a time, t<sub>MErase</sub> (minimum of 4 ms).
- 7. Clear the ERASE bit.
- 8. Wait for a time,  $t_{NVHL}$  (minimum of 100  $\mu$ s).
- 9. Clear the HVEN bit.
- 10. After a time,  $t_{RCV}$  (minimum of 1  $\mu$ s), the memory can be accessed again in read mode.
- **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order shown, other unrelated operations may occur between the steps.

1. When in monitor mode, with security sequence failed (see Section 18. Monitor ROM (MON)), write to the FLASH block protect register instead of any FLASH address.

### 4.7 FLASH Program/Read Operation

Programming of the FLASH memory is done on a row basis. A row consists of 32 consecutive bytes starting from addresses \$XX00, \$XX20, \$XX40, \$XX60, \$XX80, \$XXA0, \$XXC0, and \$XXE0. Use this step-by-step procedure to program a row of FLASH memory (Figure 4-2 is a flowchart representation).

- **NOTE:** To avoid program disturbs, the row must be erased before any byte on that row is programmed.
  - Set the PGM bit. This configures the memory for program operation and enables the latching of address and data for programming.
  - 2. Read from the FLASH block protect register.
  - 3. Write any data to any FLASH address within the row address range desired.
  - 4. Wait for a time,  $t_{NVS}$  (minimum of 10  $\mu$ s).
  - 5. Set the HVEN bit.
  - 6. Wait for a time,  $t_{PGS}$  (minimum of 5  $\mu$ s).
  - 7. Write data to the FLASH address<sup>(1)</sup> to be programmed.
  - 8. Wait for a time,  $t_{PROG}$  (minimum of 30 µs).
  - 9. Repeat steps 7 and 8 until all the bytes within the row are programmed.
  - 10. Clear the PGM bit.<sup>(1)</sup>
  - 11. Wait for a time,  $t_{NVH}$  (minimum of 5  $\mu$ s).
  - 12. Clear the HVEN bit.
  - 13. After a time,  $t_{RCV}$  (minimum of 1  $\mu$ s), the memory can be accessed in read mode again.

This program sequence is repeated throughout the memory until all data is programmed.

1. The time between each FLASH address change, or the time between the last FLASH address programmed to clearing the PGM bit, must not exceed the maximum programming time,  $t_{PROG}$  maximum.

**Technical Data** 

**NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order shown, other unrelated operations may occur between the steps. Do not exceed t<sub>PROG</sub> maximum. See 20.12 Memory Characteristics.

### 4.8 FLASH Block Protection

Due to the ability of the on-board charge pump to erase and program the FLASH memory in the target application, provision is made for protecting a block of memory from unintentional erase or program operations due to system malfunction. This protection is done by using the FLASH block protect register (FLBPR). The FLBPR determines the range of the FLASH memory which is to be protected. The range of the protected area starts from a location defined by FLBPR and ends at the bottom of the FLASH memory (\$FFFF). When the memory is protected, the HVEN bit cannot be set in either erase or program operations.

**NOTE:** In performing a program or erase operation, the FLASH block protect register must be read after setting the PGM or ERASE bit and before asserting the HVEN bit.

When FLBPR is programmed with all 0s, the entire memory is protected from being programmed and erased. When all the bits are erased (all 1s), the entire memory is accessible for program and erase.

When bits within the FLBPR are programmed, they lock a block of memory address ranges as shown in **4.9 FLASH Block Protect Register**. Once the FLBPR is programmed with a value other than \$FF, any erase or program of the FLBPR or the protected block of FLASH memory is prohibited. The FLBPR itself can be erased or programmed only with an external voltage, V<sub>TST</sub>, present on the IRQ pin. This voltage also allows entry from reset into the monitor mode.

### **FLASH Memory**



#### Figure 4-2. FLASH Programming Flowchart

**Technical Data** 

### 4.9 FLASH Block Protect Register

The FLASH block protect register (FLBPR) is implemented as a byte within the FLASH memory, and therefore can be written only during a programming sequence of the FLASH memory. The value in this register determines the starting location of the protected range within the FLASH memory.

| Address:        | \$FF7E |      |      |      |      |      |      |       |
|-----------------|--------|------|------|------|------|------|------|-------|
|                 | Bit 7  | 6    | 5    | 4    | 3    | 2    | 1    | Bit 0 |
| Read:<br>Write: | BPR7   | BPR6 | BPR5 | BPR4 | BPR3 | BPR2 | BPR1 | BPR0  |
| Reset:          | U      | U    | U    | U    | U    | U    | U    | U     |

U = Unaffected by reset. Initial value from factory is 1.

Write to this register is by a programming sequence to the FLASH memory.

#### Figure 4-3. FLASH Block Protect Register (FLBPR)

#### BPR7-BPR0 - FLASH Block Protect Bits

These eight bits represent bits 13–6 of a 16-bit memory address. Bits 15 and 14 are logic 1s and bits 5–0 are logic 0s.

The resultant 16-bit address is used for specifying the start address of the FLASH memory for block protection. The FLASH is protected from this start address to the end of FLASH memory, at \$FFFF. With this mechanism, the protect start address can be \$XX00, \$XX40, etc., (64 bytes page boundaries) within the FLASH memory. See Figure 4-4 and Table 4-1.



### Figure 4-4. FLASH Block Protect Start Address

| BPR7-BPR0                 | Start of Address of Protect Range <sup>(1)</sup> |
|---------------------------|--------------------------------------------------|
| \$80                      | The entire FLASH memory is protected.            |
| \$81 ( <b>1000 0001</b> ) | \$E040 (111 <b>0 0000 01</b> 00 0000)            |
| \$82 ( <b>1000 0010</b> ) | \$E080 (111 <b>0 0000 10</b> 00 0000)            |
|                           | and so on                                        |
| \$FE (1111 1110)          | \$FF80 (111 <b>1 1111 10</b> 00 0000)            |
| \$FF                      | The entire FLASH memory is not protected.        |
|                           |                                                  |

Table 4-1. Protect Start Address Examples

1. The end address of the protected range is always \$FFFF.

#### 4.10 Wait Mode

Putting the MCU into wait mode while the FLASH is in read mode does not affect the operation of the FLASH memory directly, but there will not be any memory activity since the CPU is inactive.

The WAIT instruction should not be executed while performing a program or erase operation on the FLASH, or the operation will discontinue and the FLASH will be on standby mode.

### 4.11 Stop Mode

Putting the MCU into stop mode while the FLASH is in read mode does not affect the operation of the FLASH memory directly, but there will not be any memory activity since the CPU is inactive.

The STOP instruction should not be executed while performing a program or erase operation on the FLASH, or the operation will discontinue and the FLASH will be on standby mode

**NOTE:** Standby mode is the power-saving mode of the FLASH module in which all internal control signals to the FLASH are inactive and the current consumption of the FLASH is at a minimum.

Technical Data

# Section 5. Central Processor Unit (CPU)

### 5.1 Contents

| 5.2   | Introduction                  |
|-------|-------------------------------|
| 5.3   | Features                      |
| 5.4   | CPU Registers                 |
| 5.4.1 | Accumulator                   |
| 5.4.2 | Index Register                |
| 5.4.3 | Stack Pointer                 |
| 5.4.4 | Program Counter               |
| 5.4.5 | Condition Code Register60     |
| 5.5   | Arithmetic/Logic Unit (ALU)62 |
| 5.6   | Low-Power Modes               |
| 5.6.1 | Wait Mode                     |
| 5.6.2 | Stop Mode                     |
| 5.7   | Instruction Set Summary63     |
| 5.8   | Opcode Map                    |
|       |                               |

### 5.2 Introduction

The M68HC08 central processor unit (CPU08) is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) contains a description of the CPU instruction set, addressing modes, and architecture.

#### 5.3 Features

Features of the CPU08 include:

- Object code fully upward-compatible with M68HC05 Family
- 16-bit stack pointer with stack manipulation instructions
- 16-bit index register with X-register manipulation instructions
- 8-MHz internal bus frequency
- 64-Kbyte program/data memory space
- 16 addressing modes
- Memory-to-memory data moves without using accumulator
- Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions
- Enhanced binary-coded decimal (BCD) data handling
- Modular architecture with expandable internal bus definition for extension of addressing range beyond 64 Kbytes
- Low-power stop and wait modes

### 5.4 CPU Registers

**Figure 5-1** shows the five CPU registers. CPU registers are not part of the memory map.



Figure 5-1. CPU Registers

**Technical Data** 

#### 5.4.1 Accumulator

The accumulator (A) is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations.



Figure 5-2. Accumulator (A)

#### 5.4.2 Index Register

The 16-bit index register (H:X) allows indexed addressing of a 64-Kbyte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register.

In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand.

The index register can serve also as a temporary data storage location.



Figure 5-3. Index Register (H:X)

#### 5.4.3 Stack Pointer

The stack pointer (SP) is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to \$00FF. The reset stack pointer (RSP) instruction sets the least significant byte (LSB) to \$FF and does not affect the most significant byte (MSB). The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack.

In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand.



**NOTE:** The location of the stack is arbitrary and may be relocated anywhere in the random-access memory (RAM). Moving the SP out of page 0 (\$0000 to \$00FF) frees direct address (page 0) space. For correct operation, the stack pointer must point only to RAM locations.

**Technical Data** 

#### 5.4.4 Program Counter

The program counter (PC) is a 16-bit register that contains the address of the next instruction or operand to be fetched.

Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location.

During reset, the program counter is loaded with the reset vector address located at \$FFFE and \$FFFF. The vector address is the address of the first instruction to be executed after exiting the reset state.



Figure 5-5. Program Counter (PC)

#### 5.4.5 Condition Code Register

The 8-bit condition code register (CCR) contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and 5 are set permanently to logic 1. The following paragraphs describe the functions of the condition code register.



#### Figure 5-6. Condition Code Register (CCR)

#### V — Overflow Flag

The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag.

- 1 = Overflow
- 0 = No overflow
- H Half-Carry Flag

The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor.

1 = Carry between bits 3 and 4

0 = No carry between bits 3 and 4

I - Interrupt Mask Bit

When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched.

- 1 = Interrupts disabled
- 0 = Interrupts enabled

**NOTE:** To maintain M6805 compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the push-H-onto-stack (PSHH) and pull-H-from-stack (PULH) instructions.

After the I bit is cleared, the highest-priority interrupt request is serviced first.

A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can be cleared only by the clear interrupt mask software instruction (CLI).

N — Negative Flag

The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result.

- 1 = Negative result
- 0 = Non-negative result
- Z Zero Flag

The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of \$00.

- 1 = Zero result
- 0 = Non-zero result
- C Carry/Borrow Flag

The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test, branch, shift, and rotate — also clear or set the carry/borrow flag.

1 = Carry out of bit 7

0 = No carry out of bit 7

### 5.5 Arithmetic/Logic Unit (ALU)

The arithmetic/logic unit (ALU) performs the arithmetic and logic operations defined by the instruction set.

Refer to the *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) for a description of the instructions and addressing modes and more detail about the architecture of the CPU.

#### 5.6 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

#### 5.6.1 Wait Mode

The WAIT instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- Disables the CPU clock

#### 5.6.2 Stop Mode

The STOP instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- Disables the CPU clock

After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay.

**Technical Data** 

### 5.7 Instruction Set Summary

 Table 5-1 provides a summary of the M68HC08 instruction set.

| Source<br>Form                                                                                 | Operation                              | Description                                                                    |    |    |   | iect<br>CCI       |    |    | Address<br>Mode                                     | Opcode<br>Operand                                |                                           | es                              |
|------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------------------------------------------------------------|----|----|---|-------------------|----|----|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|---------------------------------|
| FOIII                                                                                          |                                        |                                                                                | ۷  |    | Ι | Ν                 | ZC |    | Addi<br>Mod                                         | Opce                                             | Operand                                   | Cycles                          |
| ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X<br>ADC opr,SP<br>ADC opr,SP | Add with Carry                         | $A \gets (A) + (M) + (C)$                                                      | \$ | \$ | _ | \$                | \$ | \$ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>3<br>2<br>4<br>5 |
| ADD #opr<br>ADD opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X<br>ADD opr,SP<br>ADD opr,SP | Add without Carry                      | A ← (A) + (M)                                                                  | \$ | ¢  | - | $\leftrightarrow$ | \$ | ↔  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AB<br>BB<br>CB<br>DB<br>EB<br>FB<br>9EEB<br>9EDB | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>3<br>2<br>4<br>5 |
| AIS #opr                                                                                       | Add Immediate Value (Signed) to SP     | $SP \gets (SP) + (16 \mathrel{\scriptstyle{\scriptstyle \scriptstyle \ll}} M)$ | -  | -  | - | -                 | -  | -  | IMM                                                 | A7                                               | ii                                        | 2                               |
| AIX #opr                                                                                       | Add Immediate Value (Signed) to H:X    | $H:X \gets (H:X) + (16 \mathrel{\scriptstyle{\scriptstyle \ll}} M)$            | -  | -  | - | -                 | -  | -  | IMM                                                 | AF                                               | ii                                        | 2                               |
| AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X<br>AND opr,SP<br>AND opr,SP | Logical AND                            | A ← (A) & (M)                                                                  | 0  | _  | _ | \$                | \$ | _  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4<br>9ED4 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>3<br>2<br>4<br>5 |
| ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL ,X                                       | Arithmetic Shift Left<br>(Same as LSL) | C ←                                                                            | \$ | -  | - | \$                | \$ | \$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 38<br>48<br>58<br>68<br>78<br>9E68               | dd<br>ff<br>ff                            | 4<br>1<br>4<br>3<br>5           |
| ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP                                | Arithmetic Shift Right                 | ► ► ► ► ► ► ► ► ► ► ► ► ► ► ► ► ► ► ►                                          | \$ | _  | _ | \$                | \$ | \$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 37<br>47<br>57<br>67<br>77<br>9E67               | dd<br>ff<br>ff                            | 4<br>1<br>4<br>3<br>5           |
| BCC rel                                                                                        | Branch if Carry Bit Clear              | $PC \leftarrow (PC) + 2 + rel ? (C) = 0$                                       | -  | -  | - | -                 | -  | -  | REL                                                 | 24                                               | rr                                        | 3                               |

Table 5-1. Instruction Set Summary (Sheet 1 of 8)

| Source                                                                                         | Operation                                            | Description                                                       | Effect<br>on CCR |   |   |    |    |   | ess                                                                                          | ode                                              | Operand                                            | sa                                   |
|------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------|------------------|---|---|----|----|---|----------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------|--------------------------------------|
| Form                                                                                           |                                                      |                                                                   | ۷                | Η | I | Ν  | Z  | С | Address<br>Mode                                                                              | Opcode                                           | Oper                                               | Cycles                               |
| BCLR n, opr                                                                                    | Clear Bit n in M                                     | Mn ← 0                                                            | _                | _ | _ | -  | _  | _ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b5)<br>DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D<br>1F     | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4<br>4 |
| BCS rel                                                                                        | Branch if Carry Bit Set (Same as BLO)                | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (C) = 1$                 | -                | - | - | -  | -  | - | REL                                                                                          | 25                                               | rr                                                 | 3                                    |
| BEQ rel                                                                                        | Branch if Equal                                      | PC ← (PC) + 2 + <i>rel</i> ? (Z) = 1                              | -                | - | - | -  | -  | - | REL                                                                                          | 27                                               | rr                                                 | 3                                    |
| BGE opr                                                                                        | Branch if Greater Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (N \acute{V} V) = 0$     | -                | - | - | -  | -  | - | REL                                                                                          | 90                                               | rr                                                 | 3                                    |
| BGT opr                                                                                        | Branch if Greater Than<br>(Signed Operands)          | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (Z) \mid (N \lor V) = 0$ | -                | - | - | -  | -  | - | REL                                                                                          | 92                                               | rr                                                 | 3                                    |
| BHCC rel                                                                                       | Branch if Half Carry Bit Clear                       | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (H) = 0$                 | -                | - | - | -  | -  | - | REL                                                                                          | 28                                               | rr                                                 | 3                                    |
| BHCS rel                                                                                       | Branch if Half Carry Bit Set                         | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (H) = 1$                 | -                | - | - | -  | -  | - | REL                                                                                          | 29                                               | rr                                                 | 3                                    |
| BHI <i>rel</i>                                                                                 | Branch if Higher                                     | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (C) \mid (Z) = 0$        | -                | - | - | -  | -  | - | REL                                                                                          | 22                                               | rr                                                 | 3                                    |
| BHS rel                                                                                        | Branch if Higher or Same<br>(Same as BCC)            | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (C) = 0$                 | _                | _ | - | -  | -  | - | REL                                                                                          | 24                                               | rr                                                 | 3                                    |
| BIH <i>rel</i>                                                                                 | Branch if IRQ Pin High                               | $PC \leftarrow (PC) + 2 + \mathit{rel} ? \overline{IRQ} = 1$      | -                | - | - | -  | -  | - | REL                                                                                          | 2F                                               | rr                                                 | 3                                    |
| BIL rel                                                                                        | Branch if IRQ Pin Low                                | $PC \leftarrow (PC) + 2 + \mathit{rel} ? \overline{IRQ} = 0$      | -                | - | - | -  | -  | - | REL                                                                                          | 2E                                               | rr                                                 | 3                                    |
| BIT #opr<br>BIT opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT ,X<br>BIT opr,SP<br>BIT opr,SP | Bit Test                                             | (A) & (M)                                                         | 0                | _ | _ | \$ | \$ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                          | A5<br>B5<br>C5<br>D5<br>E5<br>F5<br>9EE5<br>9ED5 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff          | 2<br>3<br>4<br>3<br>2<br>4<br>5      |
| BLE opr                                                                                        | Branch if Less Than or Equal To (Signed Operands)    | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (Z) \mid (N \lor V) = 1$ | -                | - | - | -  | -  | - | REL                                                                                          | 93                                               | rr                                                 | 3                                    |
| BLO rel                                                                                        | Branch if Lower (Same as BCS)                        | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (C) = 1$                 | -                | - | - | -  | -  | - | REL                                                                                          | 25                                               | rr                                                 | 3                                    |
| BLS rel                                                                                        | Branch if Lower or Same                              | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (C) \mid (Z) = 1$        | -                | - | - | -  | I  | - | REL                                                                                          | 23                                               | rr                                                 | 3                                    |
| BLT opr                                                                                        | Branch if Less Than (Signed Operands)                | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (N \acute{Y} V) = 1$     | -                | - | - | -  | -  | - | REL                                                                                          | 91                                               | rr                                                 | 3                                    |
| BMC rel                                                                                        | Branch if Interrupt Mask Clear                       | PC ← (PC) + 2 + <i>rel</i> ? (I) = 0                              | -                | - | - | -  | -  | - | REL                                                                                          | 2C                                               | rr                                                 | 3                                    |
| BMI <i>rel</i>                                                                                 | Branch if Minus                                      | PC ← (PC) + 2 + <i>rel</i> ? (N) = 1                              | -                | - | _ | -  | -  | - | REL                                                                                          | 2B                                               | rr                                                 | 3                                    |
| BMS rel                                                                                        | Branch if Interrupt Mask Set                         | PC ← (PC) + 2 + <i>rel</i> ? (I) = 1                              | -                | - | - | -  | -  | - | REL                                                                                          | 2D                                               | rr                                                 | 3                                    |
| BNE <i>rel</i>                                                                                 | Branch if Not Equal                                  | PC ← (PC) + 2 + <i>rel</i> ? (Z) = 0                              | -                | - | - | -  | -  | - | REL                                                                                          | 26                                               | rr                                                 | 3                                    |
| BPL rel                                                                                        | Branch if Plus                                       | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (N) = 0$                 | -                | - | - | -  | -  | - | REL                                                                                          | 2A                                               | rr                                                 | 3                                    |
| BRA <i>rel</i>                                                                                 | Branch Always                                        | PC " (PC) + 2 + <i>rel</i>                                        | -                | - | - | -  | -  | - | REL                                                                                          | 20                                               | rr                                                 | 3                                    |

**Technical Data** 

| Source                                                                                                | Operation                         | Description                                                                                                                                                                                                                                                                                                     |   | ( |   | ect<br>CCF |   |    | ess                                                                                          | ede                                          | and                                                                           | se                              |
|-------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|------------|---|----|----------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------|---------------------------------|
| Form                                                                                                  |                                   |                                                                                                                                                                                                                                                                                                                 | ۷ | Η | I | Ν          | Z | С  | Address<br>Mode                                                                              | Opcode                                       | Operand                                                                       | Cycles                          |
| BRCLR n,opr,rel                                                                                       | Branch if Bit <i>n</i> in M Clear | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 0                                                                                                                                                                                                                                                                           | _ | _ | _ | -          | - | \$ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b5)<br>DIR (b7) | 01<br>03<br>05<br>07<br>09<br>0B<br>0D<br>0F | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 555555555                       |
| BRN rel                                                                                               | Branch Never                      | $PC \leftarrow (PC) + 2$                                                                                                                                                                                                                                                                                        | - | - | - | Ι          | Ι | -  | REL                                                                                          | 21                                           | rr                                                                            | 3                               |
| BRSET n,opr,rel                                                                                       | Branch if Bit <i>n</i> in M Set   | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 1                                                                                                                                                                                                                                                                           | _ | _ | _ | -          | - | \$ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b5)<br>DIR (b7) | 00<br>02<br>04<br>06<br>08<br>0A<br>0C<br>0E | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 55555555                        |
| BSET n,opr                                                                                            | Set Bit <i>n</i> in M             | Mn ← 1                                                                                                                                                                                                                                                                                                          | _ | _ | _ | -          | - | _  | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 10<br>12<br>14<br>16<br>18<br>1A<br>1C<br>1E | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd                            | 4<br>4<br>4<br>4<br>4<br>4<br>4 |
| BSR rel                                                                                               | Branch to Subroutine              | $\begin{array}{l} PC \leftarrow (PC) + 2;  push  (PCL) \\ SP \leftarrow (SP) - 1;  push  (PCH) \\ & SP \leftarrow (SP) - 1 \\ & PC \leftarrow (PC) + \mathit{rel} \end{array}$                                                                                                                                  | _ | - | - | -          | _ | -  | REL                                                                                          | AD                                           | rr                                                                            | 4                               |
| CBEQ opr,rel<br>CBEQA #opr,rel<br>CBEQX #opr,rel<br>CBEQ opr,X+,rel<br>CBEQ X+,rel<br>CBEQ opr,SP,rel | Compare and Branch if Equal       | $\begin{array}{l} PC \gets (PC) + 3 + rel ? (A) - (M) = \$00 \\ PC \gets (PC) + 3 + rel ? (A) - (M) = \$00 \\ PC \gets (PC) + 3 + rel ? (X) - (M) = \$00 \\ PC \gets (PC) + 3 + rel ? (A) - (M) = \$00 \\ PC \gets (PC) + 2 + rel ? (A) - (M) = \$00 \\ PC \gets (PC) + 4 + rel ? (A) - (M) = \$00 \end{array}$ | - | _ | _ | -          | - | _  | DIR<br>IMM<br>IX1+<br>IX+<br>SP1                                                             | 31<br>41<br>51<br>61<br>71<br>9E61           | dd rr<br>ii rr<br>ii rr<br>ff rr<br>rr<br>ff rr                               | 5<br>4<br>4<br>5<br>4<br>6      |
| CLC                                                                                                   | Clear Carry Bit                   | $C \leftarrow O$                                                                                                                                                                                                                                                                                                | - | - | - | I          | I | 0  | INH                                                                                          | 98                                           |                                                                               | 1                               |
| CLI                                                                                                   | Clear Interrupt Mask              | l ← 0                                                                                                                                                                                                                                                                                                           | - | - | 0 | -          | - | -  | INH                                                                                          | 9A                                           |                                                                               | 2                               |
| CLR opr<br>CLRA<br>CLRX<br>CLRH<br>CLR opr,X<br>CLR ,X<br>CLR opr,SP                                  | Clear                             | $\begin{array}{c} M \leftarrow \$00\\ A \leftarrow \$00\\ X \leftarrow \$00\\ H \leftarrow \$00\\ M \leftarrow \$00\\ M \leftarrow \$00\\ M \leftarrow \$00\\ M \leftarrow \$00\\ \end{array}$                                                                                                                  | 0 | _ | _ | 0          | 1 | _  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                        | 3F<br>4F<br>5F<br>8C<br>6F<br>7F<br>9E6F     | dd<br>ff<br>ff                                                                | 3<br>1<br>1<br>3<br>2<br>4      |

### Table 5-1. Instruction Set Summary (Sheet 3 of 8)

| Source                                                                                         | Operation                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    | ( |   | ect<br>CCI |                   |    | ess                                                 | ode                                              | and                                             | es                              |
|------------------------------------------------------------------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---|---|------------|-------------------|----|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|---------------------------------|
| Form                                                                                           | ·                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ۷  | Η | I | Ν          | Z                 | С  | Address<br>Mode                                     | Opcode                                           | Operand                                         | Cycles                          |
| CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP ,X<br>CMP opr,SP<br>CMP opr,SP | Compare A with M                 | (A) – (M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | \$ | _ | _ | €          | \$                | \$ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A1<br>B1<br>C1<br>E1<br>F1<br>9EE1<br>9ED1       | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff       | 2<br>3<br>4<br>3<br>2<br>4<br>5 |
| COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X<br>COM opr,SP                                   | Complement (One's Complement)    | $\begin{array}{l} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (\underline{A}) = \$FF - (M) \\ X \leftarrow (X) = \$FF - (M) \\ M \leftarrow (\underline{M}) = \$FF - (M) \\ M \leftarrow (\underline{M}) = \$FF - (M) \\ M \leftarrow (M) = \$FF - (M) \end{array}$                                                                                                                                                                                                                                                                  | 0  | _ | _ | \$         | ↔                 | 1  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 73                                               | dd<br>ff<br>ff                                  | 4<br>1<br>4<br>3<br>5           |
| CPHX # <i>opr</i><br>CPHX <i>opr</i>                                                           | Compare H:X with M               | (H:X) – (M:M + 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ¢  | - | I | ¢          | $\leftrightarrow$ | €  | IMM<br>DIR                                          | 65<br>75                                         | ii ii+1<br>dd                                   | 3<br>4                          |
| CPX #opr<br>CPX opr<br>CPX opr<br>CPX ,X<br>CPX opr,X<br>CPX opr,X<br>CPX opr,SP<br>CPX opr,SP | Compare X with M                 | (X) – (M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | \$ | _ | _ | \$         | \$                | \$ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A3<br>B3<br>C3<br>D3<br>E3<br>F3<br>9EE3<br>9ED3 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff       | 2<br>3<br>4<br>3<br>2<br>4<br>5 |
| DAA                                                                                            | Decimal Adjust A                 | (A) <sub>10</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | U  | - | - | \$         | \$                | \$ | INH                                                 | 72                                               |                                                 | 2                               |
| DBNZ opr,rel<br>DBNZA rel<br>DBNZX rel<br>DBNZ opr,X,rel<br>DBNZ X,rel<br>DBNZ opr,SP,rel      | Decrement and Branch if Not Zero | $\begin{array}{l} A \leftarrow (A) - 1 \text{ or } M \leftarrow (M) - 1 \text{ or } X \leftarrow (X) - 1 \\ PC \leftarrow (PC) + 3 + \mathit{rel}? \ (result) \ \ \ \ \ 0 \\ PC \leftarrow (PC) + 2 + \mathit{rel}? \ (result) \ \ \ \ \ 0 \\ PC \leftarrow (PC) + 2 + \mathit{rel}? \ (result) \ \ \ \ \ \ 0 \\ PC \leftarrow (PC) + 3 + \mathit{rel}? \ (result) \ \ \ \ \ \ 0 \\ PC \leftarrow (PC) + 2 + \mathit{rel}? \ (result) \ \ \ \ \ \ \ 0 \\ PC \leftarrow (PC) + 2 + \mathit{rel}? \ (result) \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$ | _  | _ | _ | _          | -                 | _  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 7B                                               | dd rr<br>rr<br>rr<br>ff rr<br>rr<br>ff rr       | 5<br>3<br>3<br>5<br>4<br>6      |
| DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X<br>DEC opr,SP                                   | Decrement                        | $\begin{array}{c} M \leftarrow M ) - 1 \\ A \leftarrow A ) - 1 \\ X \leftarrow (X ) - 1 \\ M \leftarrow (M ) - 1 \\ M \leftarrow (M ) - 1 \\ M \leftarrow (M ) - 1 \end{array}$                                                                                                                                                                                                                                                                                                                                                                   | \$ | _ | _ | \$         | €                 | _  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3A<br>4A<br>5A<br>6A<br>7A<br>9E6A               | dd<br>ff<br>ff                                  | 4<br>1<br>4<br>3<br>5           |
| DIV                                                                                            | Divide                           | A ← (H:A)/(X)<br>H ← Remainder                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -  | - | - | -          | \$                | \$ | INH                                                 | 52                                               |                                                 | 7                               |
| EOR #opr<br>EOR opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR ,X<br>EOR opr,SP<br>EOR opr,SP | Exclusive OR M with A            | A ← (A Ý M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0  | _ | _ | \$         | €                 | _  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A8<br>B8<br>C8<br>D8<br>E8<br>F8<br>9EE8<br>9ED8 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>3<br>2<br>4<br>5 |

#### Table 5-1. Instruction Set Summary (Sheet 4 of 8)

| Source                                                                                         | Operation                           | Description                                                                                                                                                                                                    |    | ( |   | ect<br>CCI |    |    | ess                                                 | Opcode<br>Operand                                |                                           | SS                                   |
|------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---|---|------------|----|----|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------|
| Form                                                                                           |                                     |                                                                                                                                                                                                                | ۷  | Η | I | N          | z  | С  | Address<br>Mode                                     | Opcode                                           | Oper                                      | Cycles                               |
| INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X<br>INC opr,SP                                   | Increment                           | $\begin{array}{c} M \leftarrow M) + 1 \\ A \leftarrow (A) + 1 \\ X \leftarrow X) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \end{array}$                                      | \$ | _ | _ | \$         | \$ | _  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3C<br>4C<br>5C<br>6C<br>7C<br>9E6C               | dd<br>ff<br>ff                            | 4<br>1<br>4<br>3<br>5                |
| JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X                                         | Jump                                | $PC \gets Jump  Address$                                                                                                                                                                                       | _  | _ | _ | _          | _  | _  | DIR<br>EXT<br>IX2<br>IX1<br>IX                      | BC<br>CC<br>DC<br>EC<br>FC                       | dd<br>hh II<br>ee ff<br>ff                | 2<br>3<br>4<br>3<br>2                |
| JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X                                         | Jump to Subroutine                  | $\begin{array}{l} PC \leftarrow (PC) + n \ (n = 1, 2, \text{ or } 3) \\ Push \ (PCL); \ SP \leftarrow (SP) - 1 \\ Push \ (PCH); \ SP \leftarrow (SP) - 1 \\ PC \leftarrow Unconditional \ Address \end{array}$ | _  | _ | _ | _          | _  | _  | DIR<br>EXT<br>IX2<br>IX1<br>IX                      | BD<br>CD<br>DD<br>ED<br>FD                       | dd<br>hh II<br>ee ff<br>ff                | 4<br>5<br>6<br>5<br>4                |
| LDA #opr<br>LDA opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA ,X<br>LDA opr,SP<br>LDA opr,SP | Load A from M                       | A ← (M)                                                                                                                                                                                                        | 0  | _ | - | \$         | \$ | _  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A6<br>B6<br>C6<br>D6<br>E6<br>F6<br>9EE6<br>9ED6 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2 3 4 4 3 2 4 5                      |
| LDHX # <i>opr</i><br>LDHX <i>opr</i>                                                           | Load H:X from M                     | H:X ← (M:M + 1)                                                                                                                                                                                                | 0  | - | - | €          | ¢  | -  | imm<br>Dir                                          | 45<br>55                                         | ii jj<br>dd                               | 3<br>4                               |
| LDX #opr<br>LDX opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX ,X<br>LDX opr,SP<br>LDX opr,SP | Load X from M                       | X ← (M)                                                                                                                                                                                                        | 0  | _ | _ | \$         | \$ | _  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AE<br>BE<br>CE<br>DE<br>EE<br>FE<br>9EEE<br>9EDE |                                           | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP                                   | Logical Shift Left<br>(Same as ASL) | C - 0<br>b7 b0                                                                                                                                                                                                 | ¢  | - | - | \$         | \$ | \$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 38<br>48<br>58<br>68<br>78<br>9E68               | dd<br>ff<br>ff                            | 4<br>1<br>4<br>3<br>5                |
| LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP                                   | Logical Shift Right                 | 0 → []                                                                                                                                                                                                         | \$ | _ | _ | 0          | \$ | \$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 34<br>44<br>54<br>64<br>74<br>9E64               | dd<br>ff<br>ff                            | 4<br>1<br>4<br>3<br>5                |
| MOV opr,opr<br>MOV opr,X+<br>MOV #opr,opr<br>MOV X+,opr                                        | Move                                | $(M)_{Destination} \leftarrow (M)_{Source}$<br>H:X $\leftarrow$ (H:X) + 1 (IX+D, DIX+)                                                                                                                         | 0  | _ | - | \$         | \$ | _  | DD<br>DIX+<br>IMD<br>IX+D                           | 4E<br>5E<br>6E<br>7E                             | dd dd<br>dd<br>ii dd<br>dd                | 5<br>4<br>4<br>4                     |
| MUL                                                                                            | Unsigned multiply                   | X:A <sup></sup> (X) ¥ (A)                                                                                                                                                                                      | -  | 0 | - | -          | -  | 0  | INH                                                 | 42                                               |                                           | 5                                    |

### Table 5-1. Instruction Set Summary (Sheet 5 of 8)

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

**Technical Data** 

| Source<br>Form                                                                                 | Operation                  | Description                                                                                                                                                                                                                              |    | (  |    | iect<br>CCI |    |    | Address<br>Mode                                     | ode                                              | Operand                                   | es                                   |
|------------------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|-------------|----|----|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------|
| FOIII                                                                                          |                            |                                                                                                                                                                                                                                          | ۷  | Η  | I  | Ν           | Z  | С  | Addre                                               | Opcode                                           | Opei                                      | Cycles                               |
| NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X<br>NEG opr,SP                                   | Negate (Two's Complement)  | $\begin{array}{l} M \gets -(M) = \$00 - (M) \\ A \gets -(A) = \$00 - (A) \\ X \gets -(X) = \$00 - (X) \\ M \gets -(M) = \$00 - (M) \\ M \gets -(M) = \$00 - (M) \end{array}$                                                             | \$ | -  | -  | \$          | \$ | \$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 30<br>40<br>50<br>60<br>70<br>9E60               | dd<br>ff<br>ff                            | 4<br>1<br>4<br>3<br>5                |
| NOP                                                                                            | No Operation               | None                                                                                                                                                                                                                                     | -  | -  | -  | -           | -  | -  | INH                                                 | 9D                                               |                                           | 1                                    |
| NSA                                                                                            | Nibble Swap A              | A ← (A[3:0]:A[7:4])                                                                                                                                                                                                                      | -  | -  | -  | -           | -  | -  | INH                                                 | 62                                               |                                           | 3                                    |
| ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA ,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR A and M       | A ← (A)   (M)                                                                                                                                                                                                                            | 0  | _  | _  | \$          | \$ | _  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AA<br>BA<br>CA<br>DA<br>EA<br>FA<br>9EEA<br>9EDA | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| PSHA                                                                                           | Push A onto Stack          | $Push(A);SP\leftarrow(SP)-1$                                                                                                                                                                                                             | -  | -  | -  | -           | -  | -  | INH                                                 | 87                                               |                                           | 2                                    |
| PSHH                                                                                           | Push H onto Stack          | $Push(H);SP\leftarrow(SP)-1$                                                                                                                                                                                                             | -  | -  | -  | -           | -  | -  | INH                                                 | 8B                                               |                                           | 2                                    |
| PSHX                                                                                           | Push X onto Stack          | $Push(X);SP\leftarrow(SP)-1$                                                                                                                                                                                                             | -  | -  | -  | -           | -  | -  | INH                                                 | 89                                               |                                           | 2                                    |
| PULA                                                                                           | Pull A from Stack          | $SP \gets (SP + 1); Pull\;(A)$                                                                                                                                                                                                           | -  | -  | -  | -           | -  | -  | INH                                                 | 86                                               |                                           | 2                                    |
| PULH                                                                                           | Pull H from Stack          | $SP \gets (SP + 1); Pull(H)$                                                                                                                                                                                                             | -  | -  | -  | -           | -  | -  | INH                                                 | 8A                                               |                                           | 2                                    |
| PULX                                                                                           | Pull X from Stack          | $SP \gets (SP + 1); Pull\;(X)$                                                                                                                                                                                                           | -  | -  | -  | -           | -  | -  | INH                                                 | 88                                               |                                           | 2                                    |
| ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X<br>ROL opr,SP                                   | Rotate Left through Carry  | C ←                                                                                                                                                                                                                                      | \$ | _  | -  | \$          | \$ | \$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 39<br>49<br>59<br>69<br>79<br>9E69               | dd<br>ff<br>ff                            | 4<br>1<br>4<br>3<br>5                |
| ROR <i>opr</i><br>RORA<br>RORX<br>ROR <i>opr</i> ,X<br>ROR ,X<br>ROR <i>opr</i> ,SP            | Rotate Right through Carry | ►►C<br>b7 b0                                                                                                                                                                                                                             | \$ | _  | _  | \$          | \$ | \$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 36<br>46<br>56<br>66<br>76<br>9E66               | dd<br>ff<br>ff                            | 4<br>1<br>4<br>3<br>5                |
| RSP                                                                                            | Reset Stack Pointer        | $SP \gets \$FF$                                                                                                                                                                                                                          | -  | -  | -  | -           | -  | -  | INH                                                 | 9C                                               |                                           | 1                                    |
| RTI                                                                                            | Return from Interrupt      | $\begin{array}{l} SP \leftarrow SP) + 1; \ Pull \ (CCR) \\ SP \leftarrow (SP) + 1; \ Pull \ (A) \\ SP \leftarrow (SP) + 1; \ Pull \ (X) \\ SP \leftarrow (SP) + 1; \ Pull \ (PCH) \\ SP \leftarrow (SP) + 1; \ Pull \ (PCL) \end{array}$ | \$ | \$ | \$ | \$          | \$ | \$ | INH                                                 | 80                                               |                                           | 7                                    |
| RTS                                                                                            | Return from Subroutine     | $\begin{array}{l} SP \leftarrow SP + 1; Pull \ (PCH) \\ SP \leftarrow SP + 1; Pull \ (PCL) \end{array}$                                                                                                                                  | -  | -  | -  | -           | -  | -  | INH                                                 | 81                                               |                                           | 4                                    |

### Table 5-1. Instruction Set Summary (Sheet 6 of 8)

| Source                                                                                 | Operation                       | Description                                                                                                                                                                                                                                                                                                                                         |    |    |    | fec<br>CC |    |    | ess                                                 | ode                                              | and                                       | sa                              |
|----------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|-----------|----|----|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|---------------------------------|
| Form                                                                                   |                                 |                                                                                                                                                                                                                                                                                                                                                     | ۷  | Η  | I  | N         | Z  | С  | Address<br>Mode                                     | Opcode                                           | Operand                                   | Cycles                          |
| SBC #opr<br>SBC opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC opr,SP<br>SBC opr,SP   | Subtract with Carry             | $A \gets (A) - (M) - (C)$                                                                                                                                                                                                                                                                                                                           | \$ | _  | -  | \$        | \$ | \$ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>3<br>2<br>4<br>5 |
| SEC                                                                                    | Set Carry Bit                   | C ← 1                                                                                                                                                                                                                                                                                                                                               | -  | -  | -  | -         | -  | 1  | INH                                                 | 99                                               |                                           | 1                               |
| SEI                                                                                    | Set Interrupt Mask              | ←1                                                                                                                                                                                                                                                                                                                                                  | -  | -  | 1  | -         | -  | -  | INH                                                 | 9B                                               |                                           | 2                               |
| STA opr<br>STA opr<br>STA opr;X<br>STA opr;X<br>STA opr;SP<br>STA opr;SP               | Store A in M                    | M ← (A)                                                                                                                                                                                                                                                                                                                                             | 0  | _  | _  | \$        | \$ | _  | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2        | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7       | dd<br>hh II<br>ee ff<br>ff<br>ee ff       | 3<br>4<br>4<br>3<br>2<br>4<br>5 |
| STHX opr                                                                               | Store H:X in M                  | (M:M + 1) ← (H:X)                                                                                                                                                                                                                                                                                                                                   | 0  | -  | -  | \$        | \$ | -  | DIR                                                 | 35                                               | dd                                        | 4                               |
| STOP                                                                                   | Enable IRQ Pin; Stop Oscillator | $I \leftarrow 0$ ; Stop Oscillator                                                                                                                                                                                                                                                                                                                  | -  | -  | 0  | -         | -  | -  | INH                                                 | 8E                                               |                                           | 1                               |
| STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX opr,SP<br>STX opr,SP<br>STX opr,SP | Store X in M                    | $M \gets (X)$                                                                                                                                                                                                                                                                                                                                       | 0  | _  | _  | \$        | \$ | _  | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2        | BF<br>CF<br>DF<br>EF<br>FF<br>9EEF<br>9EDF       | dd<br>hh II<br>ee ff<br>ff<br>ee ff       | 3<br>4<br>4<br>3<br>2<br>4<br>5 |
| SUB #opr<br>SUB opr<br>SUB opr,<br>SUB opr,X<br>SUB opr,X<br>SUB opr,SP<br>SUB opr,SP  | Subtract                        | A ← (A) – (M)                                                                                                                                                                                                                                                                                                                                       | \$ | _  | _  | \$        | \$ | \$ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A0<br>B0<br>C0<br>D0<br>E0<br>F0<br>9EE0<br>9ED0 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>3<br>2<br>4<br>5 |
| SWI                                                                                    | Software Interrupt              | $\begin{array}{c} PC \leftarrow (PC) + 1; Push (PCL) \\ SP \leftarrow (SP) - 1; Push (PCH) \\ SP \leftarrow (SP) - 1; Push (X) \\ SP \leftarrow (SP) - 1; Push (A) \\ SP \leftarrow (SP) - 1; Push (CCR) \\ SP {\leftarrow} (SP) - 1; I {=} 1 \\ PCH \leftarrow Interrupt Vector High Byte \\ PCL \leftarrow Interrupt Vector Low Byte \end{array}$ | _  | _  | 1  | _         | _  | _  | INH                                                 | 83                                               |                                           | 9                               |
| TAP                                                                                    | Transfer A to CCR               | $CCR \leftarrow (A)$                                                                                                                                                                                                                                                                                                                                | ¢  | \$ | \$ | \$        | \$ | \$ | INH                                                 | 84                                               |                                           | 2                               |
| TAX                                                                                    | Transfer A to X                 | $X \gets (A)$                                                                                                                                                                                                                                                                                                                                       | -  | -  | -  | -         | -  | -  | INH                                                 | 97                                               |                                           | 1                               |
| TPA                                                                                    | Transfer CCR to A               | $A \gets (CCR)$                                                                                                                                                                                                                                                                                                                                     | -  | -  | -  | -         | -  | -  | INH                                                 | 85                                               |                                           | 1                               |

### Table 5-1. Instruction Set Summary (Sheet 7 of 8)

| Source                                                                                                                                                                                                                                                                                | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Description                                                                                 |                       |                                                                                                                                           |                                                                                                                             | Effect<br>on CCR                                                                                             |                                                                        |                                            |                                    |                                                                  |                                    |                |                       | ess | de | and | SS |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------|------------------------------------|------------------------------------------------------------------|------------------------------------|----------------|-----------------------|-----|----|-----|----|
| Form                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                             |                       | ۷                                                                                                                                         | Η                                                                                                                           | I                                                                                                            | N                                                                      | Z                                          | С                                  | Address<br>Mode                                                  | Opcode                             | Operand        | Cycles                |     |    |     |    |
| TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X<br>TST opr,SP                                                                                                                                                                                                                          | Test for Negative or Zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | (A) – \$00 or (X) – \$00 or (M) – \$00                                                      |                       |                                                                                                                                           |                                                                                                                             | _                                                                                                            | ↔                                                                      | ↔                                          | I                                  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                            | 3D<br>4D<br>5D<br>6D<br>7D<br>9E6D | dd<br>ff<br>ff | 3<br>1<br>3<br>2<br>4 |     |    |     |    |
| TSX                                                                                                                                                                                                                                                                                   | Transfer SP to H:X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | $H:X \gets (SP) +$                                                                          | 1                     | -                                                                                                                                         | -                                                                                                                           | -                                                                                                            | Ι                                                                      | Ι                                          | -                                  | INH                                                              | 95                                 |                | 2                     |     |    |     |    |
| TXA                                                                                                                                                                                                                                                                                   | Transfer X to A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $A \gets (X)$                                                                               |                       | -                                                                                                                                         | -                                                                                                                           | -                                                                                                            | -                                                                      | Ι                                          | -                                  | INH                                                              | 9F                                 |                | 1                     |     |    |     |    |
| TXS                                                                                                                                                                                                                                                                                   | Transfer H:X to SP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | $(SP) \gets (H{:}X) \text{ - }$                                                             | - 1                   | -                                                                                                                                         | -                                                                                                                           | -                                                                                                            | -                                                                      | -                                          | -                                  | INH                                                              | 94                                 |                | 2                     |     |    |     |    |
| WAIT                                                                                                                                                                                                                                                                                  | Enable Interrupts; Stop Processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | I bit $\leftarrow$ 0                                                                        |                       | -                                                                                                                                         | -                                                                                                                           | 0                                                                                                            | -                                                                      | -                                          | -                                  | INH                                                              | 8F                                 |                | 1                     |     |    |     |    |
| CCR Con<br>dd Dire<br>dd rr Dire<br>DD Dire<br>DIR Dire<br>DIX+ Dire<br>e ff High<br>EXT Exte<br>ff Offs<br>H Half<br>H Inde<br>hh II High<br>I Inter<br>ii Imm<br>IMD Imm<br>IMD Imm<br>IMH Inhe<br>IX Inde<br>IX+ Inde<br>IX+ Inde<br>IX+ Inde<br>IX1 Inde<br>IX1+ Inde<br>IX2 Inde | ry/borrow bit<br>dition code register<br>ct address of operand<br>ct address of operand and relative offset<br>ct to direct addressing mode<br>ct to indexed with post increment address<br>in and low bytes of offset in indexed, 16-bit<br>ended addressing mode<br>et byte in indexed, 8-bit offset addressing<br>-carry bit<br>ex register high byte<br>in and low bytes of operand address in ex-<br>rrupt mask<br>nediate operand byte<br>nediate source to direct destination address<br>in addressing mode<br>et addressing mode<br>et addressing mode<br>et addressing mode<br>et addressing mode<br>et addressing mode<br>exed, no offset addressing mode<br>exed, no offset addressing mode<br>exed, 8-bit offset addressing mode<br>exed, 8-bit offset addressing mode<br>exed, 8-bit offset addressing mode<br>exed, 16-bit offset addressing mode<br>nory location<br>ative bit | sing mode<br>it offset addressing<br>tended addressing<br>ssing mode<br>g mode<br>sing mode | rr Relat<br>SP1 Stack | am<br>am<br>ive ;<br>poi<br>poi<br>poi<br>poi<br>poi<br>poi<br>poi<br>poi<br>al A<br>al C<br>al E<br>ents<br>tion<br>diat<br>exte<br>ed v | cou<br>cou<br>cou<br>add<br>prog<br>prog<br>nte<br>nte<br>d<br>bit<br>jiste<br>ND<br>R<br>XCC<br>(tw<br>te v<br>end<br>vith | unte<br>unte<br>lres<br>grai<br>grai<br>grai<br>grai<br>r, 8<br>r 16<br>r<br>LU <sup>2</sup><br>vo's<br>alue | er<br>er h<br>er lo<br>ssing<br>m c<br>-bit<br>5-bi<br>SIV<br>col<br>e | igh<br>ow t<br>our<br>our<br>offs<br>t off | byte<br>ode<br>nter<br>set<br>fset | te<br>e<br>r offset by<br>r offset by<br>addressir<br>t addressi | te<br>1g mode                      |                |                       |     |    |     |    |

## 5.8 Opcode Map

See Table 5-2.

**Technical Data** 

MOTOROLA

| MC68HC908KX               |
|---------------------------|
| MC68HC908KX8•MC68HC908KX2 |
| 2 — Rev. 0.1              |

| -                                      |                                                   | 3                             | DIR |
|----------------------------------------|---------------------------------------------------|-------------------------------|-----|
| INH<br>IMM<br>DIR<br>EXT<br>DD<br>IX+D | Inher<br>Imme<br>Direc<br>Exter<br>Direc<br>Index | ediat<br>ct<br>nded<br>ct-Dir | -   |

| t   | REL  | Rel  |
|-----|------|------|
| ate | IX   | Ind  |
|     | IX1  | Inde |
| - d | 11/0 | امطا |

\*Pre-byte for stack pointer indexed instructions

- REL Relative IX Indexed, No Offset IX1 Indexed, 8-Bit Offset IX2 Indexed, 16-Bit Offset IMD Immediate-Direct DIX+ Direct-Indexed
- - IX1+

SP1 SP2

IX+

Stack Pointer, 8-Bit Offset Stack Pointer, 16-Bit Offset Indexed, No Offset with Post Increment Indexed, 1-Byte Offset with Post Increment



| code in Hexadecimal        |  |
|----------------------------|--|
| nic<br>s / Addressing Mode |  |

|            |                      | Table 5-2. Opcode Map                     |                    |                    |                     |                     |                     |                    |                    |                    |                   |                   |                   |                   |                   |                   |                   |                   |                  |  |
|------------|----------------------|-------------------------------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|--|
|            |                      | Bit Manipulation Branch Read-Modify-Write |                    |                    |                     |                     |                     | Control            |                    |                    |                   | Register/Memory   |                   |                   |                   |                   |                   |                   |                  |  |
|            | DIR                  | DIR                                       | REL                | DIR                | INH                 | INH                 | IX1                 | SP1                | IX                 | INH                | INH               | IMM               | DIR               | EXT               | IX2               | SP2               | IX1               | SP1               | IX               |  |
| MSB<br>LSB | 0                    | 1                                         | 2                  | 3                  | 4                   | 5                   | 6                   | 9E6                | 7                  | 8                  | 9                 | Α                 | В                 | с                 | D                 | 9ED               | E                 | 9EE               | F                |  |
| 0          | 5<br>BRSET0<br>3 DIR | 4<br>BSET0<br>2 DIR                       | 3<br>BRA<br>2 REL  | 4<br>NEG<br>2 DIR  | 1<br>NEGA<br>1 INH  | 1<br>NEGX<br>1 INH  | 4<br>NEG<br>2 IX1   | 5<br>NEG<br>3 SP1  | 3<br>NEG<br>1 IX   | 7<br>RTI<br>1 INH  |                   | 2<br>SUB<br>2 IMM | 3<br>SUB<br>2 DIR | 4<br>SUB<br>3 EXT | 4<br>SUB<br>3 IX2 | 5<br>SUB<br>4 SP2 | 3<br>SUB<br>2 IX1 | 4<br>SUB<br>3 SP1 | 2<br>SUB<br>1 IX |  |
| 1          | 5<br>BRCLR0<br>3 DIR | 4<br>BCLR0<br>2 DIR                       | 3<br>BRN<br>2 REL  | 5<br>CBEQ<br>3 DIR | 4<br>CBEQA<br>3 IMM | 4<br>CBEQX<br>3 IMM | 5<br>CBEQ<br>3 IX1+ | 6<br>CBEQ<br>4 SP1 | 4<br>CBEQ<br>2 IX+ | 4<br>RTS<br>1 INH  |                   | 2<br>CMP<br>2 IMM | 3<br>CMP<br>2 DIR | -                 | 4<br>CMP<br>3 IX2 | 5<br>CMP<br>4 SP2 | 3<br>CMP<br>2 IX1 | 4<br>CMP<br>3 SP1 | 2<br>CMP<br>1 IX |  |
| 2          | 5<br>BRSET1<br>3 DIR | 4<br>BSET1<br>2 DIR                       | 3<br>BHI<br>2 REL  |                    | 5<br>MUL<br>1 INH   | 7<br>DIV<br>1 INH   | 3<br>NSA<br>1 INH   |                    | 2<br>DAA<br>1 INH  |                    |                   | SBC<br>2 IMM      | 3<br>SBC<br>2 DIR | 4<br>SBC<br>3 EXT | 4<br>SBC<br>3 IX2 | 5<br>SBC<br>4 SP2 | 3<br>SBC<br>2 IX1 | 4<br>SBC<br>3 SP1 | SBC<br>1 IX      |  |
| 3          | 5<br>BRCLR1<br>3 DIR | 4<br>BCLR1<br>2 DIR                       | 3<br>BLS<br>2 REL  | 4<br>COM<br>2 DIR  | 1<br>COMA<br>1 INH  | 1<br>COMX<br>1 INH  | 4<br>COM<br>2 IX1   | 5<br>COM<br>3 SP1  | 3<br>COM<br>1 IX   | 9<br>SWI<br>1 INH  |                   | CPX<br>2 IMM      | 3<br>CPX<br>2 DIR | 4<br>CPX<br>3 EXT | 4<br>CPX<br>3 IX2 | 5<br>CPX<br>4 SP2 | 3<br>CPX<br>2 IX1 | 4<br>CPX<br>3 SP1 | 2<br>CPX<br>1 IX |  |
| 4          | 5<br>BRSET2<br>3 DIR | 4<br>BSET2<br>2 DIR                       | BCC<br>2 REL       | 4<br>LSR<br>2 DIR  | 1<br>LSRA<br>1 INH  | 1<br>LSRX<br>1 INH  | 4<br>LSR<br>2 IX1   | 5<br>LSR<br>3 SP1  | 3<br>LSR<br>1 IX   | 2<br>TAP<br>1 INH  |                   | 2<br>AND<br>2 IMM | 3<br>AND<br>2 DIR |                   | 4<br>AND<br>3 IX2 | 5<br>AND<br>4 SP2 | 3<br>AND<br>2 IX1 | 4<br>AND<br>3 SP1 | 2<br>AND<br>1 IX |  |
| 5          | 5<br>BRCLR2<br>3 DIR | 4<br>BCLR2<br>2 DIR                       | 3<br>BCS<br>2 REL  | 4<br>STHX<br>2 DIR | 3<br>LDHX<br>3 IMM  | 4<br>LDHX<br>2 DIR  | 3<br>CPHX<br>3 IMM  |                    | 4<br>CPHX<br>2 DIR | 1<br>TPA<br>1 INH  | 2<br>TSX<br>1 INH | 2<br>BIT<br>2 IMM | 3<br>BIT<br>2 DIR |                   | 4<br>BIT<br>3 IX2 | 5<br>BIT<br>4 SP2 | 3<br>BIT<br>2 IX1 | 4<br>BIT<br>3 SP1 | 2<br>BIT<br>1 IX |  |
| 6          | 5<br>BRSET3<br>3 DIR | 4<br>BSET3<br>2 DIR                       | 3<br>BNE<br>2 REL  | 4<br>ROR<br>2 DIR  | 1<br>RORA<br>1 INH  | 1<br>RORX<br>1 INH  | 4<br>ROR<br>2 IX1   | 5<br>ROR<br>3 SP1  | 3<br>ROR<br>1 IX   | 2<br>PULA<br>1 INH |                   | 2<br>LDA<br>2 IMM | 3<br>LDA<br>2 DIR | 4<br>LDA<br>3 EXT | 4<br>LDA<br>3 IX2 | 5<br>LDA<br>4 SP2 | 3<br>LDA<br>2 IX1 | 4<br>LDA<br>3 SP1 | 2<br>LDA<br>1 IX |  |
| 7          | 5<br>BRCLR3<br>3 DIR | 4<br>BCLR3<br>2 DIR                       | 3<br>BEQ<br>2 REL  | 4<br>ASR<br>2 DIR  | 1<br>ASRA<br>1 INH  | 1<br>ASRX<br>1 INH  | 4<br>ASR<br>2 IX1   | 5<br>ASR<br>3 SP1  | 3<br>ASR<br>1 IX   | 2<br>PSHA<br>1 INH | 1<br>TAX<br>1 INH | AIS<br>2 IMM      | 3<br>STA<br>2 DIR |                   | 4<br>STA<br>3 IX2 | 5<br>STA<br>4 SP2 | 3<br>STA<br>2 IX1 | 4<br>STA<br>3 SP1 | 2<br>STA<br>1 IX |  |
| 8          | 5<br>BRSET4<br>3 DIR | 4<br>BSET4<br>2 DIR                       | 3<br>BHCC<br>2 REL | 4<br>LSL<br>2 DIR  | 1<br>LSLA<br>1 INH  | 1<br>LSLX<br>1 INH  | 4<br>LSL<br>2 IX1   | 5<br>LSL<br>3 SP1  | 3<br>LSL<br>1 IX   | 2<br>PULX<br>1 INH | 1<br>CLC<br>1 INH | EOR<br>2 IMM      | 3<br>EOR<br>2 DIR | EOR<br>3 EXT      | 4<br>EOR<br>3 IX2 | 5<br>EOR<br>4 SP2 | 3<br>EOR<br>2 IX1 | 4<br>EOR<br>3 SP1 | EOR<br>1 IX      |  |
| 9          | 5<br>BRCLR4<br>3 DIR | 4<br>BCLR4<br>2 DIR                       | 3<br>BHCS<br>2 REL | 4<br>ROL<br>2 DIR  | 1<br>ROLA<br>1 INH  | 1<br>ROLX<br>1 INH  | 4<br>ROL<br>2 IX1   | 5<br>ROL<br>3 SP1  | 3<br>ROL<br>1 IX   | 2<br>PSHX<br>1 INH |                   | 2<br>ADC<br>2 IMM | 3<br>ADC<br>2 DIR | ADC<br>3 EXT      | 4<br>ADC<br>3 IX2 | 5<br>ADC<br>4 SP2 | 3<br>ADC<br>2 IX1 | 4<br>ADC<br>3 SP1 | 2<br>ADC<br>1 IX |  |
| Α          | 5<br>BRSET5<br>3 DIR | 4<br>BSET5<br>2 DIR                       | 3<br>BPL<br>2 REL  | 4<br>DEC<br>2 DIR  | 1<br>DECA<br>1 INH  | 1<br>DECX<br>1 INH  | 4<br>DEC<br>2 IX1   | 5<br>DEC<br>3 SP1  | 3<br>DEC<br>1 IX   | 2<br>PULH<br>1 INH | 2<br>CLI<br>1 INH | ORA<br>2 IMM      | 3<br>ORA<br>2 DIR | ORA<br>3 EXT      | 4<br>ORA<br>3 IX2 | 5<br>ORA<br>4 SP2 | 3<br>ORA<br>2 IX1 | 4<br>ORA<br>3 SP1 | 2<br>ORA<br>1 IX |  |
| В          | 5<br>BRCLR5<br>3 DIR | 4<br>BCLR5<br>2 DIR                       | 3<br>BMI<br>2 REL  | 5<br>DBNZ<br>3 DIR | 3<br>DBNZA<br>2 INH | 3<br>DBNZX<br>2 INH | 5<br>DBNZ<br>3 IX1  | 6<br>DBNZ<br>4 SP1 | 4<br>DBNZ<br>2 IX  | 2<br>PSHH<br>1 INH | 2<br>SEI<br>1 INH | 2<br>ADD<br>2 IMM | 3<br>ADD<br>2 DIR | 4<br>ADD<br>3 EXT | 4<br>ADD<br>3 IX2 | 5<br>ADD<br>4 SP2 | 3<br>ADD<br>2 IX1 | 4<br>ADD<br>3 SP1 | 2<br>ADD<br>1 IX |  |
| с          | 5<br>BRSET6<br>3 DIR | 4<br>BSET6<br>2 DIR                       | 3<br>BMC<br>2 REL  | 4<br>INC<br>2 DIR  | 1<br>INCA<br>1 INH  | 1<br>INCX<br>1 INH  | 4<br>INC<br>2 IX1   | 5<br>INC<br>3 SP1  | 3<br>INC<br>1 IX   | 1<br>CLRH<br>1 INH | 1<br>RSP<br>1 INH |                   | 2<br>JMP<br>2 DIR | 3<br>JMP<br>3 EXT | 4<br>JMP<br>3 IX2 |                   | 3<br>JMP<br>2 IX1 |                   | 2<br>JMP<br>1 IX |  |
| D          | 5<br>BRCLR6<br>3 DIR | 4<br>BCLR6<br>2 DIR                       | 3<br>BMS<br>2 REL  | 3<br>TST<br>2 DIR  | 1<br>TSTA<br>1 INH  | 1<br>TSTX<br>1 INH  | 3<br>TST<br>2 IX1   | 4<br>TST<br>3 SP1  | 2<br>TST<br>1 IX   |                    | 1<br>NOP<br>1 INH | 4<br>BSR<br>2 REL | 4<br>JSR<br>2 DIR |                   | 6<br>JSR<br>3 IX2 |                   | 5<br>JSR<br>2 IX1 |                   | 4<br>JSR<br>1 IX |  |
| E          | 5<br>BRSET7<br>3 DIR | 4<br>BSET7<br>2 DIR                       | 3<br>BIL<br>2 REL  |                    | 5<br>MOV<br>3 DD    | 4<br>MOV<br>2 DIX+  | 4<br>MOV<br>3 IMD   |                    | 4<br>MOV<br>2 IX+D | 1<br>STOP<br>1 INH | *                 | 2<br>LDX<br>2 IMM | 3<br>LDX<br>2 DIR | 4<br>LDX<br>3 EXT | 4<br>LDX<br>3 IX2 | 5<br>LDX<br>4 SP2 | 3<br>LDX<br>2 IX1 | 4<br>LDX<br>3 SP1 | 2<br>LDX<br>1 IX |  |
| F          | 5<br>BRCLR7<br>3 DIR | 4<br>BCLR7<br>2 DIR                       | 3<br>BIH<br>2 REL  | 3<br>CLR<br>2 DIR  | 1<br>CLRA<br>1 INH  | 1<br>CLRX<br>1 INH  | 3<br>CLR<br>2 IX1   | 4<br>CLR<br>3 SP1  | 2<br>CLR<br>1 IX   | 1<br>WAIT<br>1 INH | 1<br>TXA<br>1 INH | AIX<br>2 IMM      | 3<br>STX<br>2 DIR | STX<br>3 EXT      | 4<br>STX<br>3 IX2 | 5<br>STX<br>4 SP2 | 3<br>STX<br>2 IX1 | 4<br>STX<br>3 SP1 | 2<br>STX<br>1 IX |  |
|            |                      |                                           |                    |                    |                     |                     |                     |                    |                    |                    |                   |                   |                   |                   |                   |                   |                   |                   |                  |  |

# Table 5-2. Opcode Map

**Technical Data** 

# Section 6. System Integration Module (SIM)

## 6.1 Contents

| 6.2 Introduction                                 | 74 |
|--------------------------------------------------|----|
| 6.3 SIM Bus Clock Control and Generation         | 77 |
| 6.3.1 Bus Timing                                 | 77 |
| 6.3.2 Clock Startup from POR or LVI Reset        | 77 |
| 6.3.3 Clocks in Stop Mode and Wait Mode          | 78 |
| 6.4 Reset and System Initialization.             | 78 |
| 6.4.1 Active Resets from Internal Sources        |    |
| 6.4.1.1 Power-On Reset                           | 80 |
| 6.4.1.2 Computer Operating Properly (COP) Reset  | 81 |
| 6.4.1.3 Illegal Opcode Reset                     | 81 |
| 6.4.1.4 Illegal Address Reset                    | 81 |
| 6.4.1.5 Forced Monitor Mode Entry Reset (MENRST) | 82 |
| 6.4.1.6 Low-Voltage Inhibit (LVI) Reset          | 82 |
| 6.5 SIM Counter                                  | 82 |
| 6.5.1 SIM Counter During Power-On Reset          | 82 |
| 6.5.2 SIM Counter During Stop Mode Recovery      | 83 |
| 6.5.3 SIM Counter and Reset States               | 83 |
| 6.6 Program Exception Control.                   | 83 |
| 6.6.1 Interrupts                                 | 84 |
| 6.6.1.1 Hardware Interrupts                      | 86 |
| 6.6.1.2 SWI Instruction.                         | 87 |
| 6.6.2 Reset                                      | 87 |
| 6.7 Low-Power Modes                              | 87 |
| 6.7.1 Wait Mode                                  | 87 |
| 6.7.2 Stop Mode                                  | 89 |

| SIM Registers               |
|-----------------------------|
| SIM Reset Status Register91 |
| Interrupt Status Registers  |
| Interrupt Status Register 1 |
| Interrupt Status Register 2 |
| Interrupt Status Register 3 |
|                             |

## 6.2 Introduction

This section describes the system integration module (SIM), which supports up to 24 external and/or internal interrupts. The SIM is a system state controller that coordinates the central processor unit (CPU) and exception timing. Together with the CPU, the SIM controls all microcontroller unit (MCU) activities.

A block diagram of the SIM is shown in **Figure 6-1**. **Figure 6-2** is a summary of the SIM input/output (I/O) registers.

The SIM is responsible for:

- Bus clock generation and control for CPU and peripherals:
  - Stop/wait/reset entry and recovery
  - Internal clock control
- Master reset control, including power-on reset (POR) and computer operating properly (COP) timeout
- Interrupt control:
  - Acknowledge timing
  - Arbitration control timing
  - Vector address generation
- CPU enable/disable timing
- Modular architecture expandable to 128 interrupt sources



Figure 6-1. SIM Block Diagram

## System Integration Module (SIM)

| Addr.        | Register Name               |        | Bit 7 | 6               | 5    | 4    | 3         | 2      | 1    | Bit 0 |
|--------------|-----------------------------|--------|-------|-----------------|------|------|-----------|--------|------|-------|
| SI<br>\$FE01 | SIM Reset Status Register   | Read:  | POR   | 0               | COP  | ILOP | ILAD      | MENRST | LVI  | 0     |
|              | (SRSR)                      | Write: |       |                 |      |      |           |        |      |       |
|              | See page 91.                | POR:   | 1     | 0               | 0    | 0    | 0         | 0      | 0    | 0     |
|              | Interrupt Status Register 1 | Read:  | IF6   | IF5             | IF4  | IF3  | IF2       | IF1    | 0    | 0     |
| \$FE04       | (INT1)<br>See page 93.      | Write: | R     | R               | R    | R    | R         | R      | R    | R     |
|              |                             | Reset: | 0     | 0               | 0    | 0    | 0         | 0      | 0    | 0     |
|              | Interrupt Status Register 2 | Read:  | IF14  | IF13            | IF12 | IF11 | IF10      | IF9    | IF8  | IF7   |
| \$FE05       | (INT2)<br>See page 93.      | Write: | R     | R               | R    | R    | R         | R      | R    | R     |
|              |                             | Reset: | 0     | 0               | 0    | 0    | 0         | 0      | 0    | 0     |
|              | Interrupt Status Register 3 | Read:  | IF22  | IF21            | IF20 | IF19 | IF18      | IF17   | IF16 | IF15  |
| \$FE06       | (INT3)                      | Write: | R     | R               | R    | R    | R         | R      | R    | R     |
|              | See page 94.                | Reset: | 0     | 0               | 0    | 0    | 0         | 0      | 0    | 0     |
|              |                             |        |       | = Unimplemented |      | R    | = Reserve | d      |      |       |

 Table 6-1 shows the internal signal names used in this section.

| Signal Name | Description                                                         |
|-------------|---------------------------------------------------------------------|
| CGMXCLK     | Selected clock source from internal clock generator module (ICG)    |
| CGMOUT      | Clock output from ICG module<br>(bus clock = CGMOUT divided by two) |
| IAB         | Internal address bus                                                |
| IDB         | Internal data bus                                                   |
| PORRST      | Signal from the power-on reset (POR) module to the SIM              |
| IRST        | Internal reset signal                                               |
| R/W         | Read/write signal                                                   |

**Technical Data** 

## 6.3 SIM Bus Clock Control and Generation

The bus clock generator provides system clock signals for the CPU and peripherals on the MCU. The system clocks are generated from an incoming clock, CGMOUT, as shown in **Figure 6-3**. This clock originates from either an external oscillator or from the internal clock generator.



Figure 6-3. System Clock Signals

## 6.3.1 Bus Timing

In user mode, the internal bus frequency is the internal clock generator output (CGMXCLK) divided by four.

## 6.3.2 Clock Startup from POR or LVI Reset

When the power-on reset (POR) module or the low-voltage inhibit (LVI) module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after 4096 CGMXCLK cycles. The MCU is held in reset by the SIM during this entire period. The bus clocks start upon completion of the timeout.

#### 6.3.3 Clocks in Stop Mode and Wait Mode

Upon exit from stop mode by an interrupt or reset, the SIM allows CGMXCLK to clock the SIM counter. The CPU and peripheral clocks do not become active until after the stop delay timeout. Stop mode recovery timing is discussed in detail in **6.7.2 Stop Mode**.

In wait mode, the CPU clocks are inactive. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode.

## 6.4 Reset and System Initialization

The MCU has these internal reset sources:

- Power-on reset (POR) module
- Computer operating properly (COP) module
- Low-voltage inhibit (LVI) module
- Illegal opcode
- Illegal address
- Forced monitor mode entry reset (MENRST) module

All of these resets produce the vector \$FFFE-\$FFFF (\$FEFE-\$FEFF in monitor mode) and assert the internal reset signal (IRST). IRST causes all registers to be returned to their default values and all modules to be returned to their reset states.

These internal resets clear the SIM counter and set a corresponding bit in the SIM reset status register (SRSR). See **6.5 SIM Counter** and **6.8.1 SIM Reset Status Register**.

**Technical Data** 

## 6.4.1 Active Resets from Internal Sources

An internal reset can be caused by an illegal address, illegal opcode, COP timeout, LVI, POR, or MENRST as shown in **Figure 6-4**.

**NOTE:** For LVI or POR resets, the SIM cycles through 4096 CGMXCLK cycles during which the SIM asserts IRST. The internal reset signal then follows with the 64-cycle phase as shown in **Figure 6-5**.

The COP reset is asynchronous to the bus clock.



Figure 6-4. Sources of Internal Reset



Figure 6-5. Internal Reset Timing

#### 6.4.1.1 Power-On Reset

When power is first applied to the MCU, the power-on reset (POR) module generates a pulse to indicate that power-on has occurred. The MCU is held in reset while the SIM counter counts out 4096 CGMXCLK cycles. Another 64 CGMXCLK cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur.

At power-on, these events occur:

- A POR pulse is generated.
- The internal reset signal is asserted.
- The SIM enables CGMOUT.
- Internal clocks to the CPU and modules are held inactive for 4096 CGMXCLK cycles to allow stabilization of the internal clock generator.
- The POR bit of the SIM reset status register (SRSR) is set and all other bits in the register are cleared.



Figure 6-6. POR Recovery

## 6.4.1.2 Computer Operating Properly (COP) Reset

An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the reset status register (SRSR).

To prevent a COP module timeout, write any value to location \$FFFF. Writing to location \$FFFF clears the COP counter and stages 12–5 of the SIM counter. The SIM counter output, which occurs at least every  $2^{12}-2^4$  CGMXCLK cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first timeout.

The COP module is disabled if the IRQ1 pin is held at  $V_{TST}$  while the MCU is in monitor mode. The COP module can be disabled only through combinational logic conditioned with the high-voltage signal on the IRQ1 pin. This prevents the COP from becoming disabled as a result of external noise.

## 6.4.1.3 Illegal Opcode Reset

The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the SIM reset status register (SRSR) and causes a reset.

If the stop enable bit, STOP, in the configuration register (CONFIG1) is logic 0, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset.

## 6.4.1.4 Illegal Address Reset

An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the SIM reset status register (SRSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset.

## 6.4.1.5 Forced Monitor Mode Entry Reset (MENRST)

The MENRST module is monitoring the reset vector fetches and will assert an internal reset if it detects that the reset vectors are erased (\$FF). When the MCU comes out of reset, it is forced into monitor mode. See Section 18. Monitor ROM (MON).

## 6.4.1.6 Low-Voltage Inhibit (LVI) Reset

The low-voltage inhibit module (LVI) asserts its output to the SIM when the V<sub>DD</sub> voltage falls to the V<sub>TRIPF</sub> voltage. The LVI bit in the SIM reset status register (SRSR) is set and a chip reset is asserted if the LVIPWRD and LVIRSTD bits in the CONFIG register are at logic 0. The MCU is held in reset until V<sub>DD</sub> rises above V<sub>TRIPR</sub>. The MCU remains in reset until the SIM counts 4096 CGMXCLK to begin a reset recovery. Another 64 CGMXCLK cycles later, the CPU is released from reset to allow the reset vector sequence to occur. See Section 8. Low-Voltage Inhibit (LVI).

## 6.5 SIM Counter

The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescaler for the computer operating properly module (COP). The SIM counter overflow supplies the clock for the COP module. The SIM counter is 12 bits long and is clocked by the falling edge of CGMXCLK.

## 6.5.1 SIM Counter During Power-On Reset

The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the internal clock generator to drive the bus clock state machine.

**Technical Data** 

## 6.5.2 SIM Counter During Stop Mode Recovery

The SIM counter also is used for stop mode recovery. The STOP instruction clears the SIM counter. After an interrupt or reset, the SIM senses the state of the short stop recovery bit, SSREC, in the configuration register. If the SSREC bit is a logic 1, then the stop recovery is reduced from the normal delay of 4096 CGMXCLK cycles down to 32 CGMXCLK cycles.

## 6.5.3 SIM Counter and Reset States

The SIM counter is free-running after all reset states. See **6.4.1 Active Resets from Internal Sources** for counter control and internal reset recovery sequences.

## 6.6 Program Exception Control

Normal, sequential program execution can be changed in two ways:

- 1. Interrupts
  - a. Maskable hardware CPU interrupts
  - b. Non-maskable software interrupt instruction (SWI)
- 2. Reset

#### 6.6.1 Interrupts

At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the return-from-interrupt (RTI) instruction recovers the CPU register contents from the stack so that normal processing can resume. **Figure 6-7** shows interrupt entry timing. **Figure 6-8** shows interrupt recovery timing.

Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. As shown in **Figure 6-9**, once an interrupt is latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched interrupt is serviced or the I bit is cleared.

| MOD<br>NTERR |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I BIT        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| IAB          | X     DUMMY     SP     X     SP     2     X     SP     3     X     SP     4     X     VECT H     X     X     X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| IDB          | X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X     X |
| R/W          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|              | Figure 6-7. Interrupt Entry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|              | DDULE<br>RRUPT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| I BIT        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| IAB          | X         X         SP - 4         X         SP - 2         X         SP - 1         X         PC         Y         PC + 1         X         X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| IDB          | X X X YPC - 1 [7:0] YPC - 1 [15:8] OPCODE OPERAND X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| R/W          | Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|              | Figure 6-8. Interrupt Recovery                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

**Technical Data** 



Figure 6-9. Interrupt Processing

#### 6.6.1.1 Hardware Interrupts

A hardware interrupt does not stop the current instruction. Processing of a hardware interrupt begins after completion of the current instruction. When the current instruction is complete, the SIM checks all pending hardware interrupts. If interrupts are not masked (I bit clear in the condition code register), and if the corresponding interrupt enable bit is set, the SIM proceeds with interrupt processing; otherwise, the next instruction is fetched and executed.

If more than one interrupt is pending at the end of an instruction execution, the highest priority interrupt is serviced first. **Figure 6-10** demonstrates what happens when two interrupts are pending. If an interrupt is pending upon exit from the original interrupt service routine, the pending interrupt is serviced before the load-accumulatorfrom-memory (LDA) instruction is executed.



Figure 6-10. Interrupt Recognition Example

**Technical Data** 

The LDA opcode is prefetched by both the INT1 and INT2 RTI instructions. However, in the case of the INT1 RTI prefetch, this is a redundant operation.

**NOTE:** To maintain compatibility with the M68HC05, M6805, and M146805 Families the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, software should save the H register and then restore it prior to exiting the routine.

## 6.6.1.2 SWI Instruction

The SWI instruction is a non-maskable instruction that causes an interrupt regardless of the state of the interrupt mask (I bit) in the condition code register.

**NOTE:** A software interrupt pushes PC onto the stack. A software interrupt does **not** push PC – 1, as a hardware interrupt does.

#### 6.6.2 Reset

All reset sources always have higher priority than interrupts and cannot be arbitrated.

## 6.7 Low-Power Modes

Executing the WAIT or STOP instruction puts the MCU in a low powerconsumption mode for standby situations. The SIM holds the CPU in a non-clocked state. Both STOP and WAIT clear the interrupt mask (I) in the condition code register, allowing interrupts to occur. Low-power modes are exited via an interrupt or reset.

## 6.7.1 Wait Mode

In wait mode, the CPU clocks are inactive while one set of peripheral clocks continues to run. Figure 6-11 shows the timing for wait mode entry.

A module that is active during wait mode can wake up the CPU with an interrupt if the interrupt is enabled. Stacking for the interrupt begins one cycle after the WAIT instruction during which the interrupt occurred. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode.

Wait mode can also be exited by a reset. If the COP disable bit, COPD, in the configuration register is logic 0, then the computer operating properly module (COP) is enabled and remains active in wait mode.

| IAB | WAIT ADDR | WAIT ADDR | R+1 X      | SAME | χ    | SAME |
|-----|-----------|-----------|------------|------|------|------|
| IDB | PREVIOU   | JS DATA   | NEXT OPCOD | e X  | SAME | SAME |
| R/W |           | y         |            |      |      |      |

Note: Previous data can be operand data or the WAIT opcode, depending on the last instruction.

#### Figure 6-11. Wait Mode Entry Timing

#### Figure 6-12 and Figure 6-13 show the timing for WAIT recovery.



Note: EXITSTOPWAIT = CPU interrupt

#### Figure 6-12. Wait Recovery from Interrupt



**Technical Data** 

#### 6.7.2 Stop Mode

In stop mode, the SIM counter is held in reset and the CPU and peripheral clocks are held inactive. If the STOPOSCEN bit in the configuration register is not enabled, the SIM also disables the internal clock generator module outputs (CGMOUT and CGMXCLK).

The CPU and peripheral clocks do not become active until after the stop delay timeout. Stop mode is exited via an interrupt request from a module that is still active in stop mode or from a system reset.

An interrupt request from a module that is still active in stop mode can cause an exit from stop mode. Stop recovery time is selectable using the SSREC bit in the configuration register. If SSREC is set, stop recovery is reduced from the normal delay of 4096 CGMXCLK cycles down to 32. Stacking for interrupts begins after the selected stop recovery time has elapsed.

When stop mode is exited due to a reset condition, the SIM forces a long stop recovery time of 4096 CGMXCLK cycles.

**NOTE:** Short stop recovery is ideal for applications using canned oscillators that do not require long startup times for stop mode. External crystal applications should use the full stop recovery time by clearing the SSREC bit.

The SIM counter is held in reset from the execution of the STOP instruction until the beginning of stop recovery. It is then used to time the recovery period. Figure 6-14 shows stop mode entry timing.

| CPUSTOP |                                                             |
|---------|-------------------------------------------------------------|
| IAB     | STOP ADDR X STOP ADDR + 1 X SAME X SAME                     |
| IDB     | PREVIOUS DATA         NEXT OPCODE         SAME         SAME |
| R/W     | у                                                           |

Note: Previous data can be operand data or the STOP opcode, depending on the last instruction.

## Figure 6-14. Stop Mode Entry Timing



Figure 6-15. Stop Mode Recovery from Interrupt

## 6.8 SIM Registers

The SIM has four memory mapped registers described here.

- 1. SIM reset status register (SRSR)
- 2. Interrupt status register 1 (INT1)
- 3. Interrupt status register 2 (INT2)
- 4. Interrupt status register 2 (INT3)

**Technical Data** 

## 6.8.1 SIM Reset Status Register

This register contains five bits that show the source of the last reset. The status register will clear automatically after reading it. A power-on reset sets the POR bit and clears all other bits in the register.





- POR Power-On Reset Bit
  - 1 = Last reset caused by POR circuit
  - 0 = Read of SRSR
- COP Computer Operating Properly Reset Bit
  - 1 = Last reset caused by COP counter
  - 0 = POR or read of SRSR
- ILOP Illegal Opcode Reset Bit
  - 1 = Last reset caused by an illegal opcode
  - 0 = POR or read of SRSR
- ILAD Illegal Address Reset Bit (opcode fetches only)
  - 1 = Last reset caused by an opcode fetch from an illegal address
  - 0 = POR or read of SRSR
- MENRST Forced Monitor Mode Entry Reset Bit
  - 1 = Last reset was caused by the MENRST circuit
  - 0 = POR or read of SRSR
- LVI Low-Voltage Inhibit Reset Bit
  - 1 = Last reset was caused by the LVI circuit
  - 0 = POR or read of SRSR

## 6.8.2 Interrupt Status Registers

The flags in the interrupt status registers identify maskable interrupt sources. **Table 6-2** summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging.

| Source                     | Flag  | Mask <sup>(1)</sup> | INT<br>Register<br>Flag | Priority <sup>(2)</sup> | Vector<br>Address  |
|----------------------------|-------|---------------------|-------------------------|-------------------------|--------------------|
| SWI instruction            | —     | _                   | —                       | 0                       | \$FFFC-\$FFFD      |
| IRQ1 pin                   | IRQF1 | IMASK1              | IF1                     | 1                       | \$FFFA-\$FFFB      |
| ICG clock monitor          | CMF   | CMIE                | IF2                     | 2                       | \$FFF8-\$FFF9      |
| TIM channel 0              | CH0F  | CH0IE               | IF3                     | 3                       | \$FFF6-\$FFF7      |
| TIM channel 1              | CH1F  | CH1IE               | IF4                     | 4                       | \$FFF4-\$FFF5      |
| TIM overflow               | TOF   | TOIE                | IF5                     | 5                       | \$FFF2-\$FFF3      |
| SCI receiver overrun error | OR    | ORIE                |                         |                         |                    |
| SCI receiver noise error   | NF    | NEIE                | IF11                    | 6                       | \$FFE6-\$FFE7      |
| SCI receiver framing error | FE    | FEIE                |                         | 0                       | φΓΓΕΟ-ΦΓΓΕΙ        |
| SCI receiver parity error  | PE    | PEIE                |                         |                         |                    |
| SCI receiver full          | SCRF  | SCRIE               | IF12                    | 7                       | \$FFE4–\$FFE5      |
| SCI receiver idle          | IDLE  | ILIE                |                         | 7                       | <b>ΦΓΓΕ4</b> ΦΓΓΕΟ |
| SCI transmitter empty      | SCTE  | SCTIE               | IF13                    | 8                       |                    |
| SCI transmission complete  | тс    | TCIE                |                         | 0                       | \$FFE2-\$FFE3      |
| Keyboard pins              | KEYF  | IMASKK              | IF14                    | 9                       | \$FFE0-\$FFE1      |
| ADC conversion complete    | _     | AIEN                | IF15                    | 10                      | \$FFDE-\$FFDF      |
| Timebase module            | TBIE  | TBF                 | IF16                    | 11                      | \$FFDC-\$FFDD      |

**Table 6-2. Interrupt Sources** 

1. The I bit in the condition code register is a global mask for all interrupt sources except the SWI instruction.

2.0 = highest priority

## 6.8.2.1 Interrupt Status Register 1

| Address: | \$FE04       |     |     |     |     |     |   |       |  |
|----------|--------------|-----|-----|-----|-----|-----|---|-------|--|
|          | Bit 7        | 6   | 5   | 4   | 3   | 2   | 1 | Bit 0 |  |
| Read:    | IF6          | IF5 | IF4 | IF3 | IF2 | IF1 | 0 | 0     |  |
| Write:   | R            | R   | R   | R   | R   | R   | R | R     |  |
| Reset:   | 0            | 0   | 0   | 0   | 0   | 0   | 0 | 0     |  |
|          | R = Reserved |     |     |     |     |     |   |       |  |

## Figure 6-17. Interrupt Status Register 1 (INT1)

IF5-IF1 - Interrupt Flags 5, 4, 3, 2, and 1

These flags indicate the presence of interrupt requests from the sources shown in **Table 6-2**.

1 = Interrupt request present

0 = No interrupt request present

## IF6 — Interrupt Flag 6

Since the MC68HC908KX8 parts do not use this interrupt flag, this bit will always read 0.

Bit 0 and Bit 1 — Always read 0

## 6.8.2.2 Interrupt Status Register 2

| Address: | \$FE05       |      |      |      |      |     |     |       |  |
|----------|--------------|------|------|------|------|-----|-----|-------|--|
|          | Bit 7        | 6    | 5    | 4    | 3    | 2   | 1   | Bit 0 |  |
| Read:    | IF14         | IF13 | IF12 | IF11 | IF10 | IF9 | IF8 | IF7   |  |
| Write:   | R            | R    | R    | R    | R    | R   | R   | R     |  |
| Reset:   | 0            | 0    | 0    | 0    | 0    | 0   | 0   | 0     |  |
|          | R = Reserved |      |      |      |      |     |     |       |  |

## Figure 6-18. Interrupt Status Register 2 (INT2)

IF14–IF11 — Interrupt Flags 14–11

These flags indicate the presence of interrupt requests from the sources shown in **Table 6-2**.

1 = Interrupt request present

0 = No interrupt request present

IF10–IF7 — Interrupt Flags 10–7

Since the MC68HC908KX8 parts do not use these interrupt flags, these bits will always read 0.

#### 6.8.2.3 Interrupt Status Register 3

| Address: | \$FE06 |              |      |      |      |      |      |       |  |  |  |
|----------|--------|--------------|------|------|------|------|------|-------|--|--|--|
|          | Bit 7  | 6            | 5    | 4    | 3    | 2    | 1    | Bit 0 |  |  |  |
| Read:    | IF22   | IF21         | IF20 | IF19 | IF18 | IF17 | IF16 | IF15  |  |  |  |
| Write:   | R      | R            | R    | R    | R    | R    | R    | R     |  |  |  |
| Reset:   | 0      | 0            | 0    | 0    | 0    | 0    | 0    | 0     |  |  |  |
|          | R      | R = Reserved |      |      |      |      |      |       |  |  |  |
| -        |        |              |      |      |      |      |      |       |  |  |  |

Figure 6-19. Interrupt Status Register 3 (INT3)

IF22–IF17 — Interrupt Flags 22–17

Since the MC68HC908KX8 parts do not use these interrupt flags, these bits will always read 0.

IF16–IF15 — Interrupt Flags 16–15

These flags indicate the presence of interrupt requests from the sources shown in **Table 6-2**.

1 = Interrupt request present

0 = No interrupt request present

Technical Data

# Section 7. Internal Clock Generator Module (ICG)

## 7.1 Contents

| 7.2 Introduction                            |
|---------------------------------------------|
| 7.3 Features                                |
| 7.4 Functional Description                  |
| 7.4.1 Clock Enable Circuit                  |
| 7.4.2 Internal Clock Generator              |
| 7.4.2.1 Digitally Controlled Oscillator     |
| 7.4.2.2 Modulo N Divider                    |
| 7.4.2.3 Frequency Comparator                |
| 7.4.2.4 Digital Loop Filter                 |
| 7.4.3 External Clock Generator              |
| 7.4.3.1 External Oscillator Amplifier       |
| 7.4.3.2 External Clock Input Path           |
| 7.4.4 Clock Monitor Circuit                 |
| 7.4.4.1 Clock Monitor Reference Generator   |
| 7.4.4.2 Internal Clock Activity Detector    |
| 7.4.4.3 External Clock Activity Detector    |
| 7.4.5 Clock Selection Circuit               |
| 7.4.5.1 Clock Selection Switches            |
| 7.4.5.2 Clock Switching Circuit             |
| 7.5 Usage Notes                             |
| 7.5.1 Switching Clock Sources               |
| 7.5.2 Enabling the Clock Monitor            |
| 7.5.3 Using Clock Monitor Interrupts        |
| 7.5.4 Quantization Error in DCO Output      |
| 7.5.4.1 Digitally Controlled Oscillator     |
| 7.5.4.2Binary Weighted Divider110           |
| 7.5.4.3 Variable-Delay Ring Oscillator      |
| 7.5.4.4 Ring Oscillator Fine-Adjust Circuit |
| 7.5.5 Switching Internal Clock Frequencies  |

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

**Technical Data** 

| 7.5.6 Nominal Frequency Settling Time                        |
|--------------------------------------------------------------|
| 7.5.6.1 Settling to Within 15 Percent                        |
| 7.5.6.2 Settling to Within 5 Percent                         |
| 7.5.6.3 Total Settling Time                                  |
| 7.5.7 Trimming Frequency on the Internal Clock Generator 120 |
| 7.6 Low-Power Modes                                          |
| 7.6.1 Wait Mode                                              |
| 7.6.2 Stop Mode                                              |
| 7.7 CONFIG or MOR Options                                    |
| 7.7.1 External Clock Enable (EXTCLKEN)                       |
| 7.7.2 External Crystal Enable (EXTXTALEN)                    |
| 7.7.3 Slow External Clock (EXTSLOW)123                       |
| 7.7.4 Oscillator Enable In Stop (OSCENINSTOP)124             |
| 7.8 Input/Output (I/O) Registers                             |
| 7.8.1 ICG Control Register                                   |
| 7.8.2 ICG Multiplier Register                                |
| 7.8.3 ICG Trim Register                                      |
| 7.8.4 ICG DCO Divider Register                               |
| 7.8.5 ICG DCO Stage Register                                 |

## 7.2 Introduction

The internal clock generator module (ICG) is used to create a stable clock source for the microcontroller without using any external components. The ICG generates the oscillator output clock (CGMXCLK), which is used by the computer operating properly (COP), low-voltage inhibit (LVI), and other modules. The ICG also generates the clock generator output (CGMOUT), which is fed to the system integration module (SIM) to create the bus clocks. The bus frequency will be one-fourth the frequency of CGMXCLK and one-half the frequency of CGMOUT. Finally, the ICG generates the timebase clock (TBMCLK), which is used in the timebase module (TBM).

**Technical Data** 

## 7.3 Features

The ICG has these features:

- Selectable external clock generator, either 1-pin external source or 2-pin crystal, multiplexed with port pins
- Internal clock generator with programmable frequency output in integer multiples of a nominal frequency (307.2 kHz ± 25 percent)
- Frequency adjust (trim) register to improve variability to ±2 percent
- Bus clock software selectable from either internal or external clock (bus frequency range from 76.8 kHz  $\pm$  25 percent to 9.75 MHz  $\pm$  25 percent in 76.8-kHz increments
- **NOTE:** For the MC68HC908KX8, do not exceed the maximum bus frequency of 8 MHz at 5.0 V and 4 MHz at 3.0 V.
  - Timebase clock automatically selected from external if external clock is available
  - Clock monitor for both internal and external clocks

## 7.4 Functional Description

The ICG, shown in **Figure 7-1**, contains these major submodules:

- Clock enable circuit
- Internal clock generator
- External clock generator
- Clock monitor circuit
- Clock selection circuit





**Technical Data** 

## 7.4.1 Clock Enable Circuit

The clock enable circuit is used to enable the internal clock (ICLK) or external clock (ECLK) and the port logic which is shared with the oscillator pins (OSC1 and OSC2). The clock enable circuit generates an ICG stop (ICGSTOP) signal which stops all clocks (ICLK, ECLK, and the low-frequency base clock, IBASE). ICGSTOP is set and the ICG is disabled in stop mode if the oscillator enable stop bit (OSCENINSTOP) in the configuration (CONFIG) register or mask option register (MOR) is clear. The ICG clocks will be enabled in stop mode if OSCENINSTOP is high.

The internal clock enable signal (ICGEN) turns on the internal clock generator which generates ICLK. ICGEN is set (active) whenever the ICGON bit is set and the ICGSTOP signal is clear. When ICGEN is clear, ICLK and IBASE are both low.

The external clock enable signal (ECGEN) turns on the external clock generator which generates ECLK. ECGEN is set (active) whenever the ECGON bit is set and the ICGSTOP signal is clear. ECGON cannot be set unless the external clock enable (EXTCLKEN) bit in the CONFIG or MOR is set. when ECGEN is clear, ECLK is low.

The port B6 enable signal (PB6EN) turns on the port B6 logic. Since port B6 is on the same pin as OSC1, this signal is only active (set) when the external clock function is not desired. Therefore, PB6EN is clear when ECGON is set. PB6EN is not gated with ICGSTOP, which means that if the ECGON bit is set, the port B6 logic will remain disabled in stop mode.

The port B7 enable signal (PB7EN) turns on the port B7 logic. Since port B7 is on the same pin as OSC2, this signal is only active (set) when 2-pin oscillator function is not desired. Therefore, PB7EN is clear when ECGON and the external crystal enable (EXTXTALEN) bit in the CONFIG or MOR are both set. PB6EN is not gated with ICGSTOP, which means that if ECGON and EXTXTALEN are set, the port B7 logic will remain disabled in stop mode.

## 7.4.2 Internal Clock Generator

The internal clock generator, shown in **Figure 7-2**, creates a low frequency base clock (IBASE), which operates at a nominal frequency  $(f_{NOM})$  of 307.2 kHz ± 25 percent, and an internal clock (ICLK) which is an integer multiple of IBASE. This multiple is the ICG multiplier factor (N), which is programmed in the ICG multiplier register (ICGMR). The internal clock generator is turned off and the output clocks (IBASE and ICLK) are held low when the internal clock generator enable signal (ICGEN) is clear.

The internal clock generator contains:

- A digitally controlled oscillator
- A modulo N divider
- A frequency comparator, which contains voltage and current references, a frequency to voltage converter, and comparators
- A digital loop filter



Figure 7-2. Internal Clock Generator Block Diagram

**Technical Data** 

## 7.4.2.1 Digitally Controlled Oscillator

The digitally controlled oscillator (DCO) is an inaccurate oscillator which generates the internal clock (ICLK). The clock period of ICLK is dependent on the digital loop filter outputs (DSTG[7:0] and DDIV[3:0]). Because of only a limited number of bits in DDIV and DSTG, the precision of the output (ICLK) is restricted to a precision of approximately  $\pm 0.202$  percent to  $\pm 0.368$  percent when measured over several cycles (of the desired frequency). Additionally, since the propagation delays of the devices used in the DCO ring oscillator are a measurable fraction of the bus clock period, reaching the long-term precision may require alternately running faster and slower than desired, making the worst case cycle-to-cycle frequency variation  $\pm 6.45$  percent to  $\pm 11.8$  percent (of the desired frequency). The valid values of DDIV:DSTG range from \$000 to \$9FF. For more information on the quantization error in the DCO, see **7.5.4 Quantization Error in DCO Output**.

## 7.4.2.2 Modulo N Divider

The modulo N divider creates the low-frequency base clock (IBASE) by dividing the internal clock (ICLK) by the ICG multiplier factor (N), contained in the ICG multiplier register (ICGMR). When N is programmed to a \$01 or \$00, the divider is disabled and ICLK is passed through to IBASE undivided. When the internal clock generator is stable, the frequency of IBASE will be equal to the nominal frequency ( $f_{NOM}$ ) of 307.2 kHz ± 25 percent.

## 7.4.2.3 Frequency Comparator

The frequency comparator effectively compares the low-frequency base clock (IBASE) to a nominal frequency,  $f_{NOM}$ . First, the frequency comparator converts IBASE to a voltage by charging a known capacitor with a current reference for a period dependent on IBASE. This voltage is compared to a voltage reference with comparators, whose outputs are fed to the digital loop filter. The dependence of these outputs on the capacitor size, current reference, and voltage reference causes up to  $\pm 25$  percent error in  $f_{NOM}$ .

## 7.4.2.4 Digital Loop Filter

The digital loop filter (DLF) uses the outputs of the frequency comparator to adjust the internal clock (ICLK) clock period. The DLF generates the DCO divider control bits (DDIV[3:0]) and the DCO stage control bits (DSTG[7:0]), which are fed to the DCO. The DLF first concatenates the DDIV and DSTG registers (DDIV[3:0]:DSTG[7:0]) and then adds or subtracts a value dependent on the relative error in the low-frequency base clock's period, as shown in Table 7-1. In some extreme error conditions, such as operating at a  $V_{DD}$  level which is out of specification, the DLF may attempt to use a value above the maximum (\$9FF) or below the minimum (\$000). In both cases, the value for DDIV will be between \$A and \$F. In this range, the DDIV value will be interpreted the same as \$9 (the slowest condition). Recovering from this condition requires subtracting (increasing frequency) in the normal fashion until the value is again below \$9FF. (If the desired value is \$9xx, the value may settle at \$Axx through \$Fxx. This is an acceptable operating condition.) If the error is less than  $\pm 5$  percent, the internal clock generator's filter stable indicator (FICGS) is set, indicating relative frequency accuracy to the clock monitor.

| Frequency Error<br>of IBASE Compared<br>to f <sub>NOM</sub> | DDVI[3:0]:DSTG[7:0]<br>Correction |         | nt to New<br> :DSTG[7:0] <sup>(1)</sup> | Relative Correction<br>in DCO |         |
|-------------------------------------------------------------|-----------------------------------|---------|-----------------------------------------|-------------------------------|---------|
| IBASE < 0.85 f <sub>NOM</sub>                               | -32 (-\$020)                      | Minimum | \$xFF to \$xDF                          | -2/31                         | -6.45%  |
| IDAGE < 0.00 INOM                                           |                                   | Maximum | \$x20 to \$x00                          | -2/19                         | -10.5%  |
| 0.85 f <sub>NOM</sub> < IBASE                               |                                   | Minimum | \$xFF to \$xF7                          | -0.5/31                       | -1.61%  |
| IBASE < 0.95 f <sub>NOM</sub>                               | -8 (-\$008)                       | Maximum | \$x08 to \$x00                          | -0.5/17.5                     | -2.86%  |
| 0.95 f <sub>NOM</sub> < IBASE                               | 1 ( \$001)                        | Minimum | \$xFF to \$xFE                          | -0.0625/31                    | -0.202% |
| IBASE < f <sub>NOM</sub>                                    | -1 (-\$001)                       | Maximum | \$x01 to \$x00                          | -0.0625/17.0625               | -0.366% |
| f <sub>NOM</sub> < IBASE                                    | +1 (+\$001)                       | Minimum | \$xFE to \$xFF                          | +0.0625/30.9375               | +0.202% |
| IBASE < 1.05 f <sub>NOM</sub>                               |                                   | Maximum | \$x00 to \$x01                          | +0.0625/17                    | +0.368% |
| 1.05 f <sub>NOM</sub> < IBASE                               |                                   | Minimum | \$xF7 to \$xFF                          | +0.5/30.5                     | +1.64%  |
| IBASE < 1.15 f <sub>NOM</sub>                               | +8 (+\$008)                       | Maximum | \$x00 to \$x08                          | +0.5/17                       | +2.94%  |
|                                                             | +32 (+\$020)                      | Minimum | \$xDF to \$xFF                          | +2/29                         | +6.90%  |
| 1.15 f <sub>NOM</sub> < IBASE                               |                                   | Maximum | \$x00 to \$x20                          | +2/17                         | +11.8%  |

Table 7-1. Correction Sizes from DLF to DCO

1. x = Maximum error is independent of value in DDIV[3:0]. DDIV increments or decrements when an addition to DSTG[7:0] carries or borrows.

**Technical Data** 

## 7.4.3 External Clock Generator

The ICG also provides for an external oscillator or external clock source, if desired. The external clock generator, shown in **Figure 7-3**, contains an external oscillator amplifier and an external clock input path.



Figure 7-3. External Clock Generator Block Diagram

## 7.4.3.1 External Oscillator Amplifier

The external oscillator amplifier provides the gain required by an external crystal connected in a Pierce oscillator configuration. The amount of this gain is controlled by the slow external (EXTSLOW) bit in the CONFIG or MOR. When EXTSLOW is set, the amplifier gain is reduced for operating low-frequency crystals (32 kHz to 100 kHz). When EXTSLOW is clear, the amplifier gain will be sufficient for 1-MHz to 8-MHz crystals. EXTSLOW must be configured correctly for the given crystal or the circuit may not operate.

The amplifier is enabled when the external clock generator enable (ECGEN) signal is set and when the external crystal enable (EXTXTALEN) bit in the CONFIG or MOR is set. ECGEN is controlled by the clock enable circuit (see **7.4.1 Clock Enable Circuit**) and indicates that the external clock function is desired. When enabled, the amplifier will be connected between the PTB6/(OSC1) and PTB7/(OSC2) pins. Otherwise, the PTB7/(OSC2) pin reverts to its port function.

In its typical configuration, the external oscillator requires five external components:

- 1. Crystal, X<sub>1</sub>
- 2. Fixed capacitor, C1
- 3. Tuning capacitor, C<sub>2</sub> (can also be a fixed capacitor)
- 4. Feedback resistor, RB
- Series resistor, R<sub>S</sub> (included in Figure 7-3 to follow strict Pierce oscillator guidelines and may not be required for all ranges of operation, especially with high frequency crystals. Refer to the crystal manufacturer's data for more information.)

## 7.4.3.2 External Clock Input Path

The external clock input path is the means by which the microcontroller uses an external clock source. The input to the path is the PTB6/(OSC1) pin and the output is the external clock (ECLK). The path, which contains input buffering, is enabled when the external clock generator enable signal (ECGEN) is set. When not enabled, the PTB6/(OSC1) pin reverts to its port function.

**Technical Data** 

## 7.4.4 Clock Monitor Circuit

The ICG contains a clock monitor circuit which, when enabled, will continuously monitor both the external clock (ECLK) and the internal clock (ICLK) to determine if either clock source has been corrupted. The clock monitor circuit, shown in **Figure 7-4**, contains these blocks:

- Clock monitor reference generator
- Internal clock activity detector
- External clock activity detector



Figure 7-4. Clock Monitor Block Diagram

## 7.4.4.1 Clock Monitor Reference Generator

The clock monitor uses a reference based on one clock source to monitor the other clock source. The clock monitor reference generator generates the external reference clock (EREF) based on the external clock (ECLK) and the internal reference clock (IREF) based on the internal clock (ICLK). To simplify the circuit, the low-frequency base clock (IBASE) is used in place of ICLK because it always operates at or near 307.2 kHz. For proper operation, EREF must be at least twice as slow as IBASE and IREF must be at least twice as slow as ECLK.

To guarantee that IREF is slower than ECLK and EREF is slower than IBASE, one of the signals is divided down. Which signal is divided and by how much is determined by the external slow (EXTSLOW) and external crystal enable (EXTXTALEN) bits in the CONFIG or MOR, according to the rules in Table 7-2.

# **NOTE:** Each signal (IBASE and ECLK) is always divided by four. A longer divider is used on either IBASE or ECLK based on the EXTSLOW bit.

To conserve size, the long divider (divide by 4096) is also used as an external crystal stabilization divider. The divider is reset when the external clock generator is turned off or in stop mode (ECGEN is clear). When the external clock generator is first turned on, the external clock generator stable bit (ECGS) will be clear. This condition automatically selects ECLK as the input to the long divider. The external stabilization clock (ESTBCLK) will be ECLK divided by 16 when EXTXTALEN is low or 4096 when EXTXTALEN is high. This timeout allows the crystal to stabilize. The falling edge of ESTBCLK is used to set ECGS, which will set after a full 16 or 4096 cycles. When ECGS is set, the divider returns to its normal function. ESTBCLK may be generated by either IBASE or ECLK, but any clocking will only reinforce the set condition. If ECGS is cleared because the clock monitor determined that ECLK was inactive, the divider will revert to a stabilization divider. Since this will change the EREF and IREF divide ratios, it is important to turn the clock monitor off (CMON = 0) after inactivity is detected to ensure valid recovery.

**Technical Data** 

## 7.4.4.2 Internal Clock Activity Detector

The internal clock activity detector, shown in **Figure 7-5**, looks for at least one falling edge on the low-frequency base clock (IBASE) every time the external reference (EREF) is low. Since EREF is less than half the frequency of IBASE, this should occur every time. If it does not occur two consecutive times, the internal clock inactivity indicator (IOFF) is set. IOFF will be cleared the next time there is a falling edge of IBASE while EREF is low.

The internal clock stable bit (ICGS) is also generated in the internal clock activity detector. ICGS is set when the internal clock generator's filter stable signal (FICGS) indicates that IBASE is within about 5 percent of the target 307.2 kHz  $\pm$  25 percent for two consecutive measurements. ICGS is cleared when FICGS is clear, the internal clock generator is turned off or is in stop mode (ICGEN is clear), or when IOFF is set.



Figure 7-5. Internal Clock Activity Detector

## 7.4.4.3 External Clock Activity Detector

The external clock activity detector, shown in **Figure 7-6**, looks for at least one falling edge on the external clock (ECLK) every time the internal reference (IREF) is low. Since IREF is less than half the frequency of ECLK, this should occur every time. If it does not occur two consecutive times, the external clock inactivity indicator (EOFF) is set. EOFF will be cleared the next time there is a falling edge of ECLK while IREF is low.

The external clock stable bit (ECGS) is also generated in the external clock activity detector. ECGS is set on a falling edge of the external stabilization clock (ESTBCLK). This will be 4096 ECLK cycles after the external clock generator on bit is set, or the MCU exits stop mode (ECGEN = 1) if the external crystal enable (EXTXTALEN) in the CONFIG or MOR is set, or 16 cycles when EXTXTALEN is clear. ECGS is cleared when the external clock generator is turned off or in stop mode (ECGEN is clear) or when EOFF is set.



Figure 7-6. External Clock Activity Detector

# 7.4.5 Clock Selection Circuit

The clock selection circuit, shown in **Figure 7-7**, contains two clock switches which generate the oscillator output clock (CGMXCLK) and the timebase clock (TBMCLK) from either the internal clock (ICLK) or the external clock (ECLK). The clock selection circuit also contains a divide-by-two circuit which creates the clock generator output clock (CGMOUT), which generates the bus clocks.



Figure 7-7. Clock Selection Circuit Block Diagram

#### 7.4.5.1 Clock Selection Switches

The first switch creates the oscillator output clock (CGMXCLK) from either the internal clock (ICLK) or the external clock (ECLK), based on the clock select bit (CS; set selects ECLK, clear selects ICLK). When switching the CS bit, both ICLK and ECLK must be on (ICGON and ECGON set). The clock being switched to also must be stable (ICGS or ECGS set).

The second switch creates the timebase clock (TBMCLK) from ICLK or ECLK based on the external clock on bit. When ECGON is set, the switch automatically selects the external clock, regardless of the state of the ECGS bit.

#### 7.4.5.2 Clock Switching Circuit

To robustly switch between the internal clock (ICLK) and the external clock (ECLK), the switch assumes the clocks are completely asynchronous, so a synchronizing circuit is required to make the transition. When the select input (the clock select bit for the oscillator output clock switch or the external clock on bit for the timebase clock switch) is changed, the switch will continue to operate off the original clock for between one and two cycles as the select input is transitioned through one side of the synchronizer. Next, the output will be held low for between one and two cycles of the new clock as the select input transitions through the other side. Then the output starts switching at the new clock's frequency. This transition guarantees that no glitches will be seen on the output even though the select input may change asynchronously to the clocks. The unpredictably of the transition period is a necessary result of the asynchronicity.

The switch automatically selects ICLK during reset. When the clock monitor is on (CMON is set) and it determines one of the clock sources is inactive (as indicated by the IOFF or EOFF signals), the circuit is forced to select the active clock. There are no clocks for the inactive side of the synchronizer to properly operate, so that side is forced deselected. However, the active side will not be selected until one to two clock cycles after the IOFF or EOFF signal transitions.

**Technical Data** 

# 7.5 Usage Notes

The ICG has several features which can provide protection to the microcontroller if properly used. Other features can greatly simplify usage of the ICG if certain techniques are employed. This section describes several possible ways to use the ICG and its features. These techniques are not the only ways to use the ICG and may not be optimum for all environments. In any case, these techniques should be used only as a template, and the user should modify them according to the application's requirements.

These notes include:

- Switching clock sources
- Enabling the clock monitor
- Using clock monitor interrupts
- Quantization error in digitally controlled oscillator (DCO) output
- Switching internal clock frequencies
- Nominal frequency settling time
- Improving frequency settling time
- Trimming frequency

#### 7.5.1 Switching Clock Sources

Switching from one clock source to another requires both clock sources to be enabled and stable. A simple flow requires:

- Enable desired clock source
- Wait for it to become stable
- Switch clocks
- Disable previous clock source

The key point to remember in this flow is that the clock source cannot be switched (CS cannot be written) unless the desired clock is on and stable. A short assembly code example of how to employ this flow is shown in **Figure 7-8**. This code is for illustrative purposes only and does not represent valid syntax for any particular assembler.

|       |      |       | ;Clock Switching Code Example<br>;This code switches from Internal to External clock |
|-------|------|-------|--------------------------------------------------------------------------------------|
|       |      |       | ;Clock Monitor and interrupts are not enabled                                        |
| start | lda  | #\$13 | ;Mask for CS, ECGON, ECGS                                                            |
|       |      |       | ; If switching from External to Internal, mask is \$OC.                              |
| loop  | * *  | * *   | ;Other code here, such as writing the COP, since ECGS may                            |
|       |      |       | ; take some time to set                                                              |
|       | sta  | icgcr | ;Try to set CS, ECGON and clear ICGON. ICGON will not                                |
|       |      |       | ; clear until CS is set, and CS will not set until                                   |
|       |      |       | ; ECGON and ECGS are set.                                                            |
|       | cmpa | icgcr | ;Check to see if ECGS set, then CS set, then ICGON clear                             |
|       | bne  | loop  | ;Keep looping until ICGON is clear.                                                  |
|       | DITE | тоор  | Theep rooping uncir redon is clear.                                                  |

#### Figure 7-8. Code Example for Switching Clock Sources

**Technical Data** 

#### 7.5.2 Enabling the Clock Monitor

Many applications require the clock monitor to determine if one of the clock sources has become inactive, so the other can be used to recover from a potentially dangerous situation. Using the clock monitor requires both clocks to be active (ECGON and ICGON both set). To enable the clock monitor, both clocks also must be stable (ECGS and ICGS both set). This is to prevent the use of the clock monitor when a clock is first turned on and potentially unstable.

Enabling the clock monitor and clock monitor interrupts requires a flow similar to this:

- Enable the alternate clock source
- Wait for both clock sources to be stable
- Switch to the desired clock source if necessary
- Enable the clock monitor
- Enable clock monitor interrupts

These events must happen in sequence. A short assembly code example of how to employ this flow is shown in **Figure 7-9**. This code is for illustrative purposes only and does not represent valid syntax for any particular assembler.

| start | lda   | #\$AF         | <pre>;Clock Monitor Enabling Code Example<br/>;This code turns on both clocks, selects the desired<br/>; one, then turns on the Clock Monitor and Interrupts<br/>;Mask for CMIE, CMON, ICGON, ICGS, ECGON, ECGS<br/>; If Internal Clock desired, mask is \$AF</pre> |
|-------|-------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |       |               | ; If External Clock desired, mask is \$BF                                                                                                                                                                                                                           |
|       |       |               | ; If interrupts not desired mask is \$2F int; \$3F ext                                                                                                                                                                                                              |
| loop  | * *   | * *           | ;Other code here, such as writing the COP, since ECGS                                                                                                                                                                                                               |
|       |       |               | ; and ICGS may take some time to set.                                                                                                                                                                                                                               |
|       | sta   | icgcr         | ;Try to set CMIE. CMIE wont set until CMON set; CMON                                                                                                                                                                                                                |
|       |       |               | ; won't set until ICGON, ICGS, ECGON, ECGS set.                                                                                                                                                                                                                     |
|       | brset | 6,ICGCR,error | ;Verify CMF is not set                                                                                                                                                                                                                                              |
|       | cmpa  | icqcr         | Check if ECGS set, then CMON set, then CMIE set                                                                                                                                                                                                                     |
|       | bne   | qool          | ;Keep looping until CMIE is set.                                                                                                                                                                                                                                    |
|       |       | <b>L</b>      |                                                                                                                                                                                                                                                                     |

#### Figure 7-9. Code Example for Enabling the Clock Monitor

#### 7.5.3 Using Clock Monitor Interrupts

The clock monitor circuit can be used to recover from perilous situations such as crystal loss. To use the clock monitor effectively, these points should be observed:

- Enable the clock monitor and clock monitor interrupts.
- The first statement in the clock monitor interrupt service routine (CMISR) should be a read to the ICG control register (ICGCR) to verify that the clock monitor flag (CMF) is set. This is also the first step in clearing the CMF bit.
- The second statement in the CMISR should be a write to the ICGCR to clear the CMF bit (write the bit low). Writing the bit high will not affect it. This statement does not need to immediately follow the first, but must be contained in the CMISR.
- The third statement in the CMISR should be to clear the CMON bit. This is required to ensure proper reconfiguration of the reference dividers. This statement also must be contained in the CMISR.
- Although the clock monitor can be enabled only when both clocks are stable (ICGS is set or ECGS is set), it will remain set if one of the clocks goes unstable.
- The clock monitor only works if the external slow (EXTSLOW) bit in the CONFIG or MOR is set to the correct value.
- The internal and external clocks must both be enabled and running to use the clock monitor.
- When the clock monitor detects inactivity, the inactive clock is automatically deselected and the active clock selected as the source for CGMXCLK and TBMCLK. The CMISR can use the state of the CS bit to check which clock is inactive.
- When the clock monitor detects inactivity, the application may have been subjected to extreme conditions which may have affected other circuits. The CMISR should take any appropriate precautions.

**Technical Data** 

# 7.5.4 Quantization Error in DCO Output

The digitally controlled oscillator (DCO) is comprised of three major sub-blocks:

- 1. Binary weighted divider
- 2. Variable-delay ring oscillator
- 3. Ring oscillator fine-adjust circuit

Each of these blocks affects the clock period of the internal clock (ICLK). Since these blocks are controlled by the digital loop filter (DLF) outputs DDIV and DSTG, the output of the DCO can change only in quantized steps as the DLF increments or decrements its output. The following sections describe how each block will affect the output frequency.

# 7.5.4.1 Digitally Controlled Oscillator

The digitally controlled oscillator (DCO) is an inaccurate oscillator which generates the internal clock (ICLK), whose clock period is dependent on the digital loop filter outputs (DSTG[7:0] and DDIV[3:0]). Because of the digital nature of the DCO, the clock period of ICLK will change in quantized steps. This will create a clock period difference or quantization error (Q-ERR) from one cycle to the next. Over several cycles or for longer periods, this error is divided out until it reaches a minimum error of 0.202 percent to 0.368 percent. The dependence of this error on the DDIV[3:0] value and the number of cycles the error is measured over is shown in Table 7-2.

| DDIV[3:0]   | ICLK Cycles | Bus Cycles | $\tau_{\sf ICLK}$ Q-ERR |
|-------------|-------------|------------|-------------------------|
| %0000 (min) | 1           | NA         | 6.45%–11.8%             |
| %0000 (min) | 4           | 1          | 1.61%–2.94%             |
| %0000 (min) | ≥ 32        | ≥8         | 0.202%–0.368%           |
| %0001       | 1           | NA         | 3.23%–5.88%             |
| %0001       | 4           | 1          | 0.806%–1.47%            |
| %0001       | ≥ 16        | ≥ 4        | 0.202%-0.368%           |
| %0010       | 1           | NA         | 1.61%–2.94%             |

| Table 7-2. | Quantization | Error in | ICLK |
|------------|--------------|----------|------|
|------------|--------------|----------|------|

| DDIV[3:0]         | ICLK Cycles | Bus Cycles | $\tau_{\sf ICLK}$ Q-ERR |
|-------------------|-------------|------------|-------------------------|
| %0010             | 4           | 1          | 0.403%–0.735%           |
| %0010             | ≥8          | ≥2         | 0.202%-0.368%           |
| %0011             | 1           | NA         | 0.806%–1.47%            |
| %0011             | ≥ 4         | ≥ 1        | 0.202%-0.368%           |
| %0100             | 1           | NA         | 0.403%–0.735%           |
| %0100             | ≥2          | ≥ 1        | 0.202%-0.368%           |
| %0101-%1001 (max) | ≥ 1         | ≥ 1        | 0.202%-0.368%           |

| Table 7-2. | Quantization | Error in | <b>ICLK</b> | (Continued) |
|------------|--------------|----------|-------------|-------------|
|------------|--------------|----------|-------------|-------------|

#### 7.5.4.2 Binary Weighted Divider

The binary weighted divider divides the output of the ring oscillator by a power of two, specified by the DCO divider control bits (DDIV[3:0]). DDIV maximizes at %1001 (values of %1010 through %1111 are interpreted as %1001), which corresponds to a divide by 512. When DDIV is %0000, the ring oscillator's output is divided by 1. Incrementing DDIV by one will double the period; decrementing DDIV will halve the period. The DLF cannot directly increment or decrement DDIV; DDIV is only incremented or decremented when an addition or subtraction to DSTG carries or borrows.

#### 7.5.4.3 Variable-Delay Ring Oscillator

The variable-delay ring oscillator's period is adjustable from 17 to 31 stage delays, in increments of two, based on the upper three DCO stage control bits (DSTG[7:5]). A DSTG[7:5] of %000 corresponds to 17 stage delays; DSTG[7:5] of %111 corresponds to 31 stage delays. Adjusting the DSTG[5] bit has a 6.45 percent to 11.8 percent effect on the output frequency. This also corresponds to the size correction made when the frequency error is greater than  $\pm 15$  percent. The value of the binary weighted divider does not affect the relative change in output clock period for a given change in DSTG[7:5].

**Technical Data** 

# 7.5.4.4 Ring Oscillator Fine-Adjust Circuit

The ring oscillator fine-adjust circuit causes the ring oscillator to effectively operate at non-integer numbers of stage delays by operating at two different points for a variable number of cycles specified by the lower five DCO stage control bits (DSTG[4:0]). For example:

- When DSTG[7:5] is %011, the ring oscillator nominally operates at 23 stage delays.
- When DSTG[4:0] is %00000, the ring will always operate at 23 stage delays.
- When DSTG[4:0] is %00001, the ring will operate at 25 stage delays for one of 32 cycles and at 23 stage delays for 31 of 32 cycles.
- Likewise, when DSTG[4:0] is %11111, the ring operates at 25 stage delays for 31 of 32 cycles and at 23 stage delays for one of 32 cycles.
- When DSTG[7:5] is %111, similar results are achieved by including a variable divide-by-two, so the ring operates at 31 stages for some cycles and at 17 stage delays, with a divide-by-two for an effective 34 stage delays, for the remainder of the cycles.

Adjusting the DSTG[0] bit has a 0.202 percent to 0.368 percent effect on the output clock period. This corresponds to the minimum size correction made by the DLF, and the inherent, long-term quantization error in the output frequency.

# 7.5.5 Switching Internal Clock Frequencies

The frequency of the internal clock (ICLK) may need to be changed for some applications. For example, if the reset condition does not provide the correct frequency, or if the clock is slowed down for a low-power mode (or sped up after a low-power mode), the frequency must be changed by programming the internal clock multiplier factor (N). The frequency of ICLK is N times the frequency of IBASE, which is 307.2 kHz  $\pm 25$  percent.

Before switching frequencies by changing the N value, the clock monitor must be disabled. This is because when N is changed, the frequency of

the low-frequency base clock (IBASE) will change proportionally until the digital loop filter has corrected the error. Since the clock monitor uses IBASE, it could erroneously detect an inactive clock. The clock monitor cannot be re-enabled until the internal clock is stable again (ICGS is set).

The following flow is an example of how to change the clock frequency:

- Verify there is no clock monitor interrupt by reading the CMF bit.
- Turn off the clock monitor.
- If desired, switch to the external clock (see 7.5.1 Switching Clock Sources).
- Change the value of N.
- Switch back to internal (see 7.5.1 Switching Clock Sources), if desired.
- Turn on the clock monitor (see **7.5.2 Enabling the Clock Monitor**), if desired.

# 7.5.6 Nominal Frequency Settling Time

Because the clock period of the internal clock (ICLK) is dependent on the digital loop filter outputs (DDIV and DSTG) which cannot change instantaneously, ICLK temporarily will operate at an incorrect clock period when any operating condition changes. This happens whenever the part is reset, the ICG multiply factor (N) is changed, the ICG trim factor (TRIM) is changed, or the internal clock is enabled after inactivity (stop mode or disabled operation). The time that the ICLK takes to adjust to the correct period is known as the settling time.

Settling time depends primarily on how many corrections it takes to change the clock period and the period of each correction. Since the corrections require four periods of the low-frequency base clock (4\* $\tau_{IBASE}$ ), and since ICLK is N (the ICG multiply factor for the desired frequency) times faster than IBASE, each correction takes 4\*N\* $\tau_{ICLK}$ . The period of ICLK, however, will vary as the corrections occur.

**Technical Data** 

# 7.5.6.1 Settling to Within 15 Percent

When the error is greater than 15 percent, the filter takes eight corrections to double or halve the clock period. Due to how the DCO increases or decreases the clock period, the total period of these eight corrections is approximately 11 times the period of the fastest correction. (If the corrections were perfectly linear, the total period would be 11.5 times the minimum period; however, the ring must be slightly nonlinear.) Therefore, the total time it takes to double or halve the clock period is  $44*N*\tau_{ICLKFAST}$ .

If the clock period needs more than doubled or halved, the same relationship applies, only for each time the clock period needs doubled, the total number of cycles doubles. That is, when transitioning from fast to slow, going from the initial speed to half speed takes 44\*N\* $\tau_{ICLKFAST}$ ; from half speed to quarter speed takes 88\*N\* $\tau_{ICLKFAST}$ ; going from quarter speed to eighth speed takes 176\*N\* $\tau_{ICLKFAST}$ ; and so on. This series can be expressed as  $(2^{X}-1)*44*N*\tau_{ICLKFAST}$ , where x is the number of times the speed needs doubled or halved. Since  $2^{X}$  happens to be equal to  $\tau_{ICLKSLOW}/\tau_{ICLKFAST}$ , the equation reduces to  $44*N*(\tau_{ICLKSLOW}-\tau_{ICLKFAST})$ .

Note that increasing speed takes much longer than decreasing speed since N is higher. This can be expressed in terms of the initial clock period ( $\tau_1$ ) minus the final clock period ( $\tau_2$ ) as such:

$$\tau_{15} = abs[44N(\tau_1 - \tau_2)]$$

#### 7.5.6.2 Settling to Within 5 Percent

Once the clock period is within 15 percent of the desired clock period, the filter starts making smaller adjustments. When between 15 percent and 5 percent error, each correction will adjust the clock period between 1.61 percent and 2.94 percent. In this mode, a maximum of eight corrections will be required to get to less than 5 percent error. Since the clock period is relatively close to desired, each correction takes approximately the same period of time, or  $4^*\tau_{IBASE}$ . At this point, the internal clock stable bit (ICGS) will be set and the clock frequency is usable, although the error will be as high as 5 percent. The total time to this point is:

$$\tau_5 = \text{abs}[44N(\tau_1 - \tau_2)] + 32\tau_{\text{IBASE}}$$

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

**Technical Data** 

# 7.5.6.3 Total Settling Time

Once the clock period is within 5 percent of the desired clock period, the filter starts making minimum adjustments. In this mode, each correction will adjust the frequency between 0.202 percent and 0.368 percent. A maximum of 24 corrections will be required to get to the minimum error. Each correction takes approximately the same period of time, or  $4^*\tau_{IBASE}$ . Added to the corrections for 15 percent to 5 percent, this makes 32 corrections (128 $^*\tau_{IBASE}$ ) to get from 15 percent to the minimum error. The total time to the minimum error is:

$$\tau_{tot} = abs[44N(\tau_1 - \tau_2)] + 128\tau_{IBASE}$$

The equations for  $\tau_{15}$ ,  $\tau_5$ , and  $\tau_{tot}$  are dependent on the actual initial and final clock periods  $\tau_1$  and  $\tau_2$ , not the nominal. This means the variability in the ICLK frequency due to process, temperature, and voltage must be considered. Additionally, other process factors and noise can affect the actual tolerances of the points at which the filter changes modes. This means a worst case adjustment of up to 35 percent (ICLK clock period tolerance plus 10 percent) must be added. This adjustment can be reduced with trimming. Table 7-3 shows some typical values for settling time.

Table 7-3. Typical Settling Time Examples

| τ <sub>1</sub> | τ <b>2</b>     | Ν  | <sup>τ</sup> 15 | $\tau_{5}$ | <sup>⊤</sup> tot |
|----------------|----------------|----|-----------------|------------|------------------|
| 1/ (6.45 MHz)  | 1/ (25.8 MHz)  | 84 | 430 μs          | 535 μs     | 850 μs           |
| 1/ (25.8 MHz)  | 1/ (6.45 MHz)  | 21 | 107 μs          | 212 μs     | 525 μs           |
| 1/ (25.8 MHz)  | 1/ (307.2 kHz) | 1  | 141 μs          | 246 µs     | 560 μs           |
| 1/ (307.2 kHz) | 1/ (25.8 MHz)  | 84 | 11.9 ms         | 12.0 ms    | 12.3 ms          |

# 7.5.7 Trimming Frequency on the Internal Clock Generator

The unadjusted frequency of the low-frequency base clock (IBASE), when the comparators in the frequency comparator indicate zero error, will vary as much as  $\pm 25$  percent due to process, temperature, and voltage dependencies. These dependencies are in the voltage and current references, the offset of the comparators, and the internal capacitor.

**Technical Data** 

The method of changing the unadjusted operating point is by changing the size of the capacitor. This capacitor is designed with 639 equally sized units. Of that number, 384 of these units are always connected. The remaining 255 units are put in by adjusting the ICG trim factor (TRIM). The default value for TRIM is \$80, or 128 units, making the default capacitor size 512. Each unit added or removed will adjust the output frequency by about  $\pm 0.195$  percent of the unadjusted frequency (adding to TRIM will decrease frequency). Therefore, the frequency of IBASE can be changed to  $\pm 25$  percent of its unadjusted value, which is enough to cancel the process variability mentioned before.

The best way to trim the internal clock is to use the timer to measure the width of an input pulse on an input capture pin (this pulse must be supplied by the application and should be as long or wide as possible). Considering the prescale value of the timer and the theoretical (zero error) frequency of the bus (307.2 kHz \*N/4), the error can be calculated. This error, expressed as a percentage, can be divided by 0.195 percent and the resultant factor added or subtracted from TRIM. This process should be repeated to eliminate any residual error.

# 7.6 Low-Power Modes

The WAIT and STOP instructions put the MCU in low powerconsumption standby modes.

# 7.6.1 Wait Mode

The ICG remains active in wait mode. If enabled, the ICG interrupt to the CPU can bring the MCU out of wait mode.

In some applications, low power-consumption is desired in wait mode and a high-frequency clock is not needed. In these applications, reduce power consumption by either selecting a low-frequency external clock and turn the internal clock generator off or reduce the bus frequency by minimizing the ICG multiplier factor (N) before executing the WAIT instruction.

#### 7.6.2 Stop Mode

The value of the oscillator enable in stop (OSCENINSTOP) bit in the CONFIG or MOR determines the behavior of the ICG in stop mode. If OSCENINSTOP is low, the ICG is disabled in stop and, upon execution of the STOP instruction, all ICG activity will cease and the output clocks (CGMXCLK, CGMOUT, and TBMCLK) will be held low. Power consumption will be minimal.

If OSCENINSTOP is high, the ICG is enabled in stop and activity will continue. This is useful if the timebase module (TBM) is required to bring the MCU out of stop mode. ICG interrupts will not bring the MCU out of stop mode in this case.

During stop mode, if OSCENINSTOP is low, several functions in the ICG are affected. The stable bits (ECGS and ICGS) are cleared, which will enable the external clock stabilization divider upon recovery. The clock monitor is disabled (CMON = 0) which will also clear the clock monitor interrupt enable (CMIE) and clock monitor flag (CMF) bits. The CS, ICGON, ECGON, N, TRIM, DDIV, and DSTG bits are unaffected.

# 7.7 CONFIG or MOR Options

Four CONFIG or MOR options affect the functionality of the ICG. These options are:

- 1. EXTCLKEN, external clock enable
- 2. EXTXTALEN, external crystal enable
- 3. EXTSLOW, slow external clock
- 4. OSCENINSTOP, oscillator enable in stop

All CONFIG or MOR options will have a default setting. Refer to **Section 9. Configuration Register (CONFIG)** on how the CONFIG or MOR is used.

**Technical Data** 

# 7.7.1 External Clock Enable (EXTCLKEN)

External clock enable (EXTCLKEN), when set, enables the ECGON bit to be set. ECGON turns on the external clock input path through the PTB6/(OSC1) pin. When EXTCLKEN is clear, ECGON cannot be set and PTB6/(OSC1) will always perform the PTB6 function.

The default state for this option is clear.

# 7.7.2 External Crystal Enable (EXTXTALEN)

External crystal enable (EXTXTALEN), when set, will enable an amplifier to drive the PTB7/(OSC2) pin from the PTB6/(OSC1) pin. The amplifier will drive only if the external clock enable (EXTCLKEN) bit and the ECGON bit are also set. If EXTCLKEN or ECGON are clear, PTB7/(OSC2) will perform the PTB7 function. When EXTXTALEN is clear, PTB7/(OSC2) will always perform the PTB7 function.

EXTXTALEN, when set, also configures the clock monitor to expect an external clock source in the valid range of crystals (30 kHz to 100 kHz or 1 MHz to 8 MHz). When EXTXTALEN is clear, the clock monitor will expect an external clock source in the valid range for externally generated clocks when using the clock monitor (60 Hz to 32 MHz).

EXTXTALEN, when set, also configures the external clock stabilization divider in the clock monitor for a 4096 cycle timeout to allow the proper stabilization time for a crystal. When EXTXTALEN is clear, the stabilization divider is configured to 16 cycles since an external clock source does not need a startup time.

The default state for this option is clear.

#### 7.7.3 Slow External Clock (EXTSLOW)

Slow external clock (EXTSLOW), when set, will decrease the drive strength of the oscillator amplifier, enabling low-frequency crystal operation (30 kHz–100 kHz) if properly enabled with the external clock enable (EXTCLKEN) and external crystal enable (EXTXTALEN) bits. When clear, EXTSLOW enables high-frequency crystal operation (1 MHz to 8 MHz).

EXTSLOW, when set, also configures the clock monitor to expect an external clock source that is slower than the low-frequency base clock (60 Hz to 307.2 kHz). When EXTSLOW is clear, the clock monitor will expect an external clock faster than the low-frequency base clock (307.2 kHz to 32 MHz).

The default state for this option is clear.

# 7.7.4 Oscillator Enable In Stop (OSCENINSTOP)

Oscillator enable in stop (OSCENINSTOP), when set, will enable the ICG to continue to generate clocks (either CGMXCLK, CGMOUT, or TBMCLK) in stop mode. This function is used to keep the timebase running while the rest of the microcontroller stops. When OSCENINSTOP is clear, all clock generation will cease and CGMXCLK, CGMOUT, and TBMCLK will be forced low during stop mode.

The default state for this option is clear.

# 7.8 Input/Output (I/O) Registers

The ICG contains five registers, summarized in **Figure 7-10**. These registers are:

- 1. ICG control register (ICGCR)
- 2. ICG multiplier register (ICGMR)
- 3. ICG trim register (ICGTR)
- 4. ICG DCO divider control register (ICGDVR)
- 5. ICG DCO stage control register (ICGDSR)

Several of the bits in these registers have interaction where the state of one bit may force another bit to a particular state or prevent another bit from being set or cleared. A summary of this interaction is shown in **Table 7-4**.

**Technical Data** 

| Addr.       | Register Name                                   |                 | Bit 7         | 6               | 5       | 4     | 3          | 2     | 1           | Bit 0 |
|-------------|-------------------------------------------------|-----------------|---------------|-----------------|---------|-------|------------|-------|-------------|-------|
|             | ICG Control Register                            | Read:           | CMIE          | CMF             | CMON    | CS    | ICGON      | ICGS  | ECGON       | ECGS  |
| \$0036      | (ICGCR)                                         | Write:          | CIVILE        | 0*              | CINICIN | 03    | ICOON      |       | ECGON       |       |
|             | See page 127.                                   | Reset:          | 0             | 0               | 0       | 0     | 1          | 0     | 0           | 0     |
| *See 7.8.   | 1 ICG Control Register fo                       | or metho        | d of clearing | g the CMF b     | vit.    |       |            |       |             |       |
| \$0037      | ICG Multiply Register<br>(ICGMR)                | Read:<br>Write: |               | N6              | N5      | N4    | N3         | N2    | N1          | NO    |
|             | See page 129.                                   | Reset:          | 0             | 0               | 0       | 1     | 0          | 1     | 0           | 1     |
| \$0038      | ICG Trim Register<br>(ICGTR)                    | Read:<br>Write: | TRIM7         | TRIM6           | TRIM5   | TRIM4 | TRIM3      | TRIM2 | TRIM1       | TRIM0 |
|             | See page 130.                                   | Reset:          | 1             | 0               | 0       | 0     | 0          | 0     | 0           | 0     |
|             |                                                 |                 |               |                 |         |       | DDIV3      | DDIV2 | DDIV1       | DDIV0 |
| \$0039      | ICG Divider Control<br>Register (ICGDVR)        | Write:          |               |                 |         |       |            |       |             |       |
|             | See page 130.                                   | Reset:          | 0             | 0               | 0       | 0     | U          | U     | U           | U     |
|             |                                                 |                 | DSTG7         | DSTG6           | DSTG5   | DSTG4 | DSTG3      | DSTG2 | DSTG1       | DSTG0 |
| \$003A      | ICG DCO Stage Control<br>203A Register (ICGDSR) | Write:          | R             | R               | R       | R     | R          | R     | R           | R     |
| See page 13 |                                                 | Reset:          | U             | U               | U       | U     | U          | U     | U           | U     |
|             |                                                 | [               |               | = Unimplemented |         | R     | = Reserved | t     | U = Unaffeo | oted  |

Figure 7-10. ICG Module I/O Register Summary

|                              |      |     |      | Regist | er Bit F | Results | for Giv | ven Co | nditior | 1         |           |           |
|------------------------------|------|-----|------|--------|----------|---------|---------|--------|---------|-----------|-----------|-----------|
| Condition                    | CMIE | CMF | CMON | cs     | ICGON    | ICGS    | ECGON   | ECGS   | N[6:0]  | TRIM[7:0] | DDIV[3:0] | DSTG[7:0] |
| Reset                        | 0    | 0   | 0    | 0      | 1        | 0       | 0       | 0      | \$15    | \$80      | _         | —         |
| OSCENINSTOP = 0,<br>STOP = 1 | 0    | 0   | 0    | _      | _        | 0       | _       | 0      | _       | _         | _         |           |
| EXTCLKEN = 0                 | 0    | 0   | 0    | 0      | 1        | —       | 0       | 0      | —       | —         | uw        | uw        |
| CMF = 1                      | _    | (1) | 1    | —      | 1        | _       | 1       |        | uw      | uw        | uw        | uw        |
| CMON = 0                     | 0    | 0   | (0)  | _      | _        | _       | _       |        |         | _         | _         | —         |
| CMON = 1                     | _    | _   | (1)  | —      | 1        | —       | 1       |        | uw      | uw        | uw        | uw        |
| CS = 0                       | _    | _   | _    | (0)    | 1        | _       | _       |        |         | _         | uw        | uw        |
| CS = 1                       | _    | _   | —    | (1)    | —        | —       | 1       |        | —       | —         | _         | —         |
| ICGON = 0                    | 0    | 0   | 0    | 1      | (0)      | 0       | 1       | _      | —       | —         | —         | —         |
| ICGON = 1                    | _    | _   | —    | —      | (1)      | —       | —       |        | —       | —         | uw        | uw        |
| ICGS = 0                     | us   | _   | us   | uc     | —        | (0)     | —       |        | —       | —         | _         | —         |
| ECGON = 0                    | 0    | 0   | 0    | 0      | 1        | —       | (0)     | 0      | —       | —         | uw        | uw        |
| ECGS = 0                     | us   | _   | us   | us     | —        | —       | —       | (0)    | —       | —         | _         | —         |
| IOFF = 1                     | _    | 1*  | (1)  | 1      | (1)      | 0       | (1)     |        | uw      | uw        | uw        | uw        |
| EOFF = 1                     | —    | 1*  | (1)  | 0      | (1)      | —       | (1)     | 0      | uw      | uw        | uw        | uw        |
| N = written                  | (0)  | (0) | (0)  |        |          | 0*      | _       |        |         | _         |           | —         |
| TRIM = written               | (0)  | (0) | (0)  |        |          | 0*      |         |        |         |           |           |           |

Table 7-4. ICG Module Register Bit Interaction Summary

Register bit is unaffected by the given condition.

0, 1

Register bit is forced clear or set (respectively) in the given condition.

0\*, 1\*

Register bit is temporarily forced clear or set (respectively) in the given condition. Register bit must be clear or set (respectively) for the given condition to occur.

(0), (1) us, uc, uw

Register bit cannot be set, cleared, or written (respectively) in the given condition.

# 7.8.1 ICG Control Register

The ICG control register (ICGCR) contains the control and status bits for the internal clock generator, external clock generator, and clock monitor as well as the clock select and interrupt enable bits.





CMIE — Clock Monitor Interrupt Enable Bit

This read/write bit enables clock monitor interrupts. An interrupt will occur when both CMIE and CMF are set. CMIE can be set when the CMON bit has been set for at least one cycle. CMIE is forced clear when CMON is clear or during reset.

- 1 = Clock monitor interrupts enabled
- 0 =Clock monitor interrupts disabled

CMF — Clock Monitor Interrupt Flag

This read-only bit is set when the clock monitor determines that either ICLK or ECLK becomes inactive and the CMON bit is set. This bit is cleared by first reading the bit while it is set, followed by writing the bit low. This bit is forced clear when CMON is clear or during reset.

- 1 = Either ICLK or ECLK has become inactive.
- 0 = ICLK and ECLK have not become inactive since the last read of the ICGCR, or the clock monitor is disabled.

CMON — Clock Monitor On Bit

This read/write bit enables the clock monitor. CMON can be set when both ICLK and ECLK have been on and stable for at least one bus cycle. (ICGON, ECGON, ICGS, and ECGS are all set.) CMON is

forced set when CMF is set, to avoid inadvertent clearing of CMF. CMON is forced clear when either ICGON or ECGON is clear, during stop mode with OSCENINSTOP low, or during reset.

- 1 = Clock monitor output enabled
- 0 = Clock monitor output disabled
- CS Clock Select Bit

This read/write bit determines which clock will generate the oscillator output clock (CGMXCLK). This bit can be set when ECGON and ECGS have been set for at least one bus cycle and can be cleared when ICGON and ICGS have been set for at least one bus cycle. This bit is forced set when the clock monitor determines the internal clock (ICLK) is inactive or when ICGON is clear. This bit is forced clear when the clock monitor determines that the external clock (ECLK) is inactive, when ECGON is clear, or during reset.

1 = External clock (ECLK) sources CGMXCLK

0 = Internal clock (ICLK) sources CGMXCLK

#### ICGON — Internal Clock Generator On Bit

This read/write bit enables the internal clock generator. ICGON can be cleared when the CS bit has been set and the CMON bit has been clear for at least one bus cycle. ICGON is forced set when the CMON bit is set, the CS bit is clear, or during reset.

- 1 = Internal clock generator enabled
- 0 = Internal clock generator disabled

#### ICGS — Internal Clock Generator Stable Bit

This read-only bit indicates when the internal clock generator has determined that the internal clock (ICLK) is within about 5 percent of the desired value. This bit is forced clear when the clock monitor determines the ICLK is inactive, when ICGON is clear, when the ICG multiplier register (ICGMR) is written, when the ICG TRIM register (ICGTR) is written, during stop mode with OSCENINSTOP low, or during reset.

- 1 = Internal clock is within 5 percent of the desired value.
- 0 = Internal clock may not be within 5 percent of the desired value.

# ECGON — External Clock Generator On Bit

This read/write bit enables the external clock generator. ECGON can be cleared when the CS and CMON bits have been clear for at least one bus cycle. ECGON is forced set when the CMON bit or the CS bit is set. ECGON is forced clear during reset.

- 1 = External clock generator enabled
- 0 = External clock generator disabled

# ECGS — External Clock Generator Stable Bit

This read-only bit indicates when at least 4096 external clock (ECLK) cycles have elapsed since the external clock generator was enabled. This is not an assurance of the stability of ECLK but is meant to provide a startup delay. This bit is forced clear when the clock monitor determines ECLK is inactive, when ECGON is clear, during stop mode with OSCENINSTOP low, or during reset.

1 = 4096 ECLK cycles have elapsed since ECGON was set.

0 = External clock is unstable, inactive, or disabled.

# 7.8.2 ICG Multiplier Register





N6:N0 — ICG Multiplier Factor Bits

These read/write bits change the multiplier used by the internal clock generator. The internal clock (ICLK) will be:

(307.2 kHz ± 25 percent) \* N

A value of \$00 in this register is interpreted the same as a value of \$01. This register cannot be written when the CMON bit is set. Reset sets this factor to \$15 (decimal 21) for default frequency of 6.45 MHz  $\pm$  25 percent (1.613 MHz  $\pm$  25 percent bus).

# 7.8.3 ICG Trim Register



#### Figure 7-13. ICG Trim Register (ICGTR)

# TRIM7:TRIM0 — ICG Trim Factor Bits

These read/write bits change the size of the internal capacitor used by the internal clock generator. By testing the frequency of the internal clock and incrementing or decrementing this factor accordingly, the accuracy of the internal clock can be improved to  $\pm 2$  percent. Incrementing this register by one decreases the frequency by 0.195 percent of the unadjusted value. Decrementing this register by one increases the frequency by 0.195 percent. This register cannot be written when the CMON bit is set. Reset sets these bits to \$80, centering the range of possible adjustment.

# 7.8.4 ICG DCO Divider Register



#### Figure 7-14. ICG DCO Divider Control Register (ICGDVR)

#### DDIV3:DDIV0 — ICG DCO Divider Control Bits

These bits indicate the number of divide-by-twos (DDIV) that follow the digitally controlled oscillator. When ICGON is set, DDIV is controlled by the digital loop filter. The range of valid values for DDIV is from \$0 to \$9. Values of \$A through \$F are interpreted the same as \$9. Since the DCO is active during reset, reset has no effect on DSTG and the value may vary.

**Technical Data** 

# 7.8.5 ICG DCO Stage Register

#### Address: \$003A

|        | Bit 7 | 6          | 5     | 4           | 3     | 2     | 1     | Bit 0 |
|--------|-------|------------|-------|-------------|-------|-------|-------|-------|
| Read:  | DSTG7 | DSTG6      | DSTG5 | DSTG4       | DSTG3 | DSTG2 | DSTG1 | DSTG0 |
| Write: | R     | R          | R     | R           | R     | R     | R     | R     |
| Reset: | U     | U          | U     | U           | U     | U     | U     | U     |
|        | R     | = Reserved |       | U = Unaffeo | cted  |       |       |       |

#### Figure 7-15. ICG DCO Stage Control Register (ICGDSR)

# DSTG7:DSTG0 — ICG DCO Stage Control Bits

These bits indicate the number of stages (above the minimum) in the digitally controlled oscillator. The total number of stages is approximately equal to \$1FF, so changing DSTG from \$00 to \$FF will approximately double the period. Incrementing DSTG will increase the period (decrease the frequency) by 0.202 percent to 0.368 percent (decrementing has the opposite effect). DSTG cannot be written when ICGON is set to prevent inadvertent frequency shifting. When ICGON is set, DSTG is controlled by the digital loop filter. Since the DCO is active during reset, reset has no effect on DSTG and the value may vary.

**Technical Data** 

# Section 8. Low-Voltage Inhibit (LVI)

# 8.1 Contents

| Introduction                  |
|-------------------------------|
| Features                      |
| Functional Description134     |
| Polled LVI Operation          |
| Forced Reset Operation        |
| Voltage Hysteresis Protection |
| LVI Trip Selection            |
| LVI Status Register           |
| LVI Interrupts                |
| Low-Power Modes               |
| Wait Mode                     |
| Stop Mode                     |
|                               |

# 8.2 Introduction

This section describes the low-voltage inhibit (LVI) module, which monitors the voltage on the V<sub>DD</sub> pin and can force a reset when the V<sub>DD</sub> voltage falls below the LVI trip falling voltage, V<sub>TRIPF</sub>.

# 8.3 Features

Features of the LVI module include:

- Programmable LVI reset
- Programmable power consumption
- Selectable LVI trip voltage
- Programmable stop mode operation

# 8.4 Functional Description

**Figure 8-1** shows the structure of the LVI module. LVISTOP, LVIPWRD, LVI5OR3, and LVIRSTD are user selectable options found in the configuration register (CONFIG1). See Section 9. Configuration Register (CONFIG).

The LVI is enabled out of reset. The LVI module contains a bandgap reference circuit and comparator. Clearing the LVI power disable bit, LVIPWRD, enables the LVI to monitor  $V_{DD}$  voltage. Clearing the LVI reset disable bit, LVIRSTD, enables the LVI module to generate a reset when  $V_{DD}$  falls below a voltage,  $V_{TRIPF}$ . Setting the LVI enable in stop mode bit, LVISTOP, enables the LVI to operate in stop mode. Setting the LVI 5-V or 3-V trip point bit, LVISOR3, enables the trip point voltage,  $V_{TRIPF}$ , to be configured for 5-V operation. Clearing the LVI5OR3 bit enables the trip point voltage,  $V_{TRIPF}$ , to be configured for 3-V operation. The actual trip thresholds are specified in 20.6 5.0-Vdc DC Electrical Characteristics.

**NOTE:** After a power-on reset, the LVI's default mode of operation is 3 volts. If a 5-V system is used, the user must set the LVI5OR3 bit to raise the trip point to 5-V operation.

If the user requires 5-V mode and sets the LVI5OR3 bit after power-on reset while the  $V_{DD}$  supply is not above the  $V_{TRIPR}$  for 5-V mode, the MCU will immediately go into reset. The next time the LVI releases the reset, the supply will be above the  $V_{TRIPR}$  for 5-V mode.

**Technical Data** 

Once an LVI reset occurs, the MCU remains in reset until  $V_{DD}$  rises above a voltage,  $V_{TRIPR}$ , which causes the MCU to exit reset. See **Section 6. System Integration Module (SIM)** for the reset recovery sequence.

The output of the comparator controls the state of the LVIOUT flag in the LVI status register (LVISR) and can be used for polling LVI operation when the LVI reset is disabled.



Figure 8-1. LVI Module Block Diagram

#### 8.4.1 Polled LVI Operation

In applications that can operate at  $V_{DD}$  levels below the  $V_{TRIPF}$  level, software can monitor  $V_{DD}$  by polling the LVIOUT bit. In the configuration register, the LVIPWRD bit must be at logic 0 to enable the LVI module, and the LVIRSTD bit must be at logic 1 to disable LVI resets.

#### 8.4.2 Forced Reset Operation

In applications that require V<sub>DD</sub> to remain above the V<sub>TRIPF</sub> level, enabling LVI resets allows the LVI module to reset the MCU when V<sub>DD</sub> falls below the V<sub>TRIPF</sub> level. In the configuration register, the LVIPWRD and LVIRSTD bits must be at logic 0 to enable the LVI module and to enable LVI resets.

#### 8.4.3 Voltage Hysteresis Protection

Once the LVI has triggered (by having V<sub>DD</sub> fall below V<sub>TRIPF</sub>), the LVI will maintain a reset condition until V<sub>DD</sub> rises above the rising trip point voltage, V<sub>TRIPR</sub>. This prevents a condition in which the MCU is continually entering and exiting reset if V<sub>DD</sub> is approximately equal to V<sub>TRIPF</sub>. V<sub>TRIPR</sub> is greater than V<sub>TRIPF</sub> by the hysteresis voltage, VHYS.

#### 8.4.4 LVI Trip Selection

The LVI5OR3 bit in the configuration register selects whether the LVI is configured for 5-V or 3-V protection.

**NOTE:** The microcontroller is guaranteed to operate at a minimum supply voltage. The trip point (V<sub>TRIPF</sub> [5 V] or V<sub>TRIPF</sub> [3 V]) may be lower than this. See 20.6 5.0-Vdc DC Electrical Characteristics and 20.7 3.0-Vdc DC Electrical Characteristics for the actual trip point voltages.

**Technical Data** 

# 8.5 LVI Status Register

The LVI status register (LVISR) indicates if the  $V_{DD}$  voltage was detected below the  $V_{TRIPF}$  level while LVI resets have been disabled.



LVIOUT — LVI Output Bit

This read-only flag becomes set when the V<sub>DD</sub> voltage falls below the V<sub>TRIPF</sub> trip voltage and is cleared when V<sub>DD</sub> voltage rises above V<sub>TRIPR</sub>. The difference in these threshold levels results in a hysteresis that prevents oscillation into and out of reset. (See **Table 8-1**.) Reset clears the LVIOUT bit.

Table 8-1. LVIOUT Bit Indication

| V <sub>DD</sub>                      | LVIOUT         |
|--------------------------------------|----------------|
| $V_{DD} > V_{TRIPR}$                 | 0              |
| V <sub>DD</sub> < V <sub>TRIPF</sub> | 1              |
| $V_{TRIPF} < V_{DD} < V_{TRIPR}$     | Previous value |

# 8.6 LVI Interrupts

The LVI module does not generate interrupt requests.

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

# 8.7 Low-Power Modes

The STOP and WAIT instructions put the MCU in low powerconsumption standby modes.

#### 8.7.1 Wait Mode

If enabled, the LVI module remains active in wait mode. If enabled to generate resets, the LVI module can generate a reset and bring the MCU out of wait mode.

#### 8.7.2 Stop Mode

When the LVIPWRD bit in the configuration register is cleared and the LVISTOP bit in the cofiguration register is set, the LVI module remains active in stop mode. If enabled to generate resets, the LVI module can generate a reset and bring the MCU out of stop mode.

**Technical Data** 

# Section 9. Configuration Register (CONFIG)

# 9.1 Contents

| 9.2 | Introduction            | 139 |
|-----|-------------------------|-----|
| 9.3 | Functional Description1 | 140 |

# 9.2 Introduction

This section describes the configuration registers, CONFIG1 and CONFIG2. The configuration registers control these options:

- Stop mode recovery time, 32 CGMXCLK cycles or 4096 CGMXCLK cycles
- Computer operating properly (COP) timeout period, 2<sup>18</sup>–2<sup>4</sup> or 2<sup>13</sup>–2<sup>4</sup> CGMXCLK cycles
- STOP instruction
- Computer operating properly (COP) module
- Low-voltage inhibit (LVI) module control and voltage trip point selection
- Enable/disable the oscillator (OSC) during stop mode
- Serial communications interface (SCI) clock source selection
- External clock/crystal source control
- Enable/disable for the FLASH charge-pump regulator

# 9.3 Functional Description

The configuration registers are used in the initialization of various options and can be written once after each reset. All of the configuration register bits are cleared during reset. Since the various options affect the operation of the microcontroller unit (MCU), it is recommended that these registers be written immediately after reset. The configuration registers are located at \$001E and \$001F. For compatibility, a write to a read-only memory (ROM) version of the MCU at this location will have no effect. The configuration register may be read at anytime.

On a FLASH device, the CONFIG registers are special registers containing one-time writable latches after each reset. Upon a reset, the CONFIG registers default to predetermined settings as shown in **Figure 9-1** and **Figure 9-2**.



1. The LVI5OR3 bit is cleared only by a power-on reset (POR).

**Technical Data** 

**NOTE:** The CONFIG module is known as an MOR (mask option register) on a ROM device. On a ROM device, the options are fixed at the time of device fabrication and are neither writable nor changeable by the user.

# EXTCLKEN — External Clock Enable Bit

EXTCLKEN enables an external clock source or crystal/ceramic resonator to be used as a clock input. Setting this bit enables PTB6/(OSC1) pin to be a clock input pin. Clearing this bit (default setting) allows the PTB6/(OSC1) and PTB7/(OSC2) pins to function as a general-purpose input/output (I/O) pin. Refer to Table 9-1 for configuration options for the external source. See Section 7. Internal Clock Generator Module (ICG) for a more detailed description of the external clock operation.

- 1 = Allows PTB6/(OSC1) to be an external clock connection
- 0 = PTB6/(OSC1) and PTB7/(OSC2) function as I/O port pins (default).

# EXTSLOW — Slow External Crystal Enable Bit

The EXTSLOW bit has two functions. It configures the ICG module for a fast (1 MHz to 8 MHz) or slow (30 kHz to 100 kHz) speed crystal. The option also configures the clock monitor operation in the ICG module to expect an external frequency higher (307.2 kHz to 32 MHz) or lower (60 Hz to 307.2 kHz) than the base frequency of the internal oscillator. See Section 7. Internal Clock Generator Module (ICG).

1 = ICG set for slow external crystal operation

0 = ICG set for fast external crystal operation

| External Clock<br>Configuration Bits |           | Pin Function |             | Description                                                                                                                                            |
|--------------------------------------|-----------|--------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| EXTCLKEN                             | EXTXTALEN | PTB6/(OSC1)  | PTB7/(OSC2) |                                                                                                                                                        |
| 0                                    | 0         | PTB6         | PTB7        | Default setting — external oscillator disabled                                                                                                         |
| 0                                    | 1         | PTB6         | PTB7        | External oscillator disabled since EXTCLKEN not set                                                                                                    |
| 1                                    | 0         | OSC1         | PTB7        | External oscillator configured for an external clock source input (square wave) on OSC1                                                                |
| 1                                    | 1         | OSC1         | OSC2        | External oscillator configured for an external crystal configuration on OSC1 and OSC2. System will also operate with square-wave clock source in OSC1. |

#### Table 9-1. External Clock Option Settings

EXTXTALEN — External Crystal Enable Bit

EXTXTALEN enables the external oscillator circuits to be configured for a crystal configuration where the PTB6/(OSC1) and PTB7/(OSC2) pins are the connections for an external crystal.

#### **NOTE:** This bit does not function without setting the EXTCLKEN bit also.

Clearing the EXTXTALEN bit (default setting) allows the PTB7/(OSC2) pin to function as a general-purpose I/O pin. Refer to **Table 9-1** for configuration options for the external source. See **Section 7. Internal Clock Generator Module (ICG)** for a more detailed description of the external clock operation.

EXTXTALEN, when set, also configures the clock monitor to expect an external clock source in the valid range of crystals (30 kHz to 100 kHz or 1 MHz to 8 MHz). When EXTXTALEN is clear, the clock monitor will expect an external clock source in the valid range for externally generated clocks when using the clock monitor (60 Hz to 32 MHz).

EXTXTALEN, when set, also configures the external clock stabilization divider in the clock monitor for a 4096-cycle timeout to allow the proper stabilization time for a crystal. When EXTXTALEN is clear, the stabilization divider is configured to 16 cycles since an external clock source does not need a startup time.

1 = Allows PTB7/(OSC2) to be an external crystal connection.

0 = PTB7/(OSC2) functions as an I/O port pin (default).

OSCENINSTOP — Oscillator Enable In Stop Mode Bit

OSCENINSTOP, when set, will enable the internal clock generator module to continue to generate clocks (either internal, ICLK, or external, ECLK) in stop mode. See Section 7. Internal Clock Generator Module (ICG). This function is used to keep the timebase running while the rest of the microcontroller stops. See Section 15. Timebase Module (TBM). When clear, all clock generation will cease and both ICLK and ECLK will be forced low during stop mode. The default state for this option is clear, disabling the ICG in stop mode.

1 = Oscillator enabled to operate during stop mode

0 = Oscillator disabled during stop mode (default)

**NOTE:** This bit has the same functionality as the OSCSTOPENB CONFIG bit in MC68HC908GP20 and MC68HC908GR8 parts.

**Technical Data** 

# SCIBDSRC — SCI Baud Rate Clock Source Bit

SCIBDSRC controls the clock source used for the SCI. The setting of this bit affects the frequency at which the SCI operates.

- 1 = Internal data bus clock is used as clock source for SCI.
- 0 = CGMXCLK is used as clock source for SCI.

# COPRS — COP Rate Select Bit

COPD selects the COP timeout period. Reset clears COPRS. See **Section 11. Computer Operating Properly Module (COP)**.

1 = COP timeout period =  $2^{13} - 2^4$  CGMXCLK cycles

0 = COP timeout period =  $2^{18} - 2^4$  CGMXCLK cycles

LVISTOP — LVI Enable in Stop Mode Bit

When the LVIPWRD bit is clear, setting the LVISTOP bit enables the LVI to operate during stop mode. Reset clears LVISTOP.

1 = LVI enabled during stop mode

0 = LVI disabled during stop mode

LVIRSTD — LVI Reset Disable Bit

LVIRSTD disables the reset signal from the LVI module.

See Section 8. Low-Voltage Inhibit (LVI).

1 = LVI module resets disabled

0 = LVI module resets enabled

LVIPWRD — LVI Power Disable Bit

LVIPWRD disables the LVI module. See **Section 8. Low-Voltage Inhibit (LVI)**.

1 = LVI module power disabled

0 = LVI module power enabled

LVI5OR3 — LVI 5-V or 3-V Operating Mode Bit

LVI5OR3 selects the voltage operating mode of the LVI module. See **Section 8. Low-Voltage Inhibit (LVI)**. The voltage mode selected for the LVI should match the operating  $V_{DD}$ . See **Section 20. Electrical Specifications** for the LVI's voltage trip points for each of the modes.

1 = LVI operates in 5-V mode.

0 = LVI operates in 3-V mode.

**NOTE:** The LVI5OR3 bit is cleared by a power-on reset (POR) only. Other resets will leave this bit unaffected.

SSREC — Short Stop Recovery Bit

SSREC enables the CPU to exit stop mode with a delay of 32

CGMXCLK cycles instead of a 4096-CGMXCLK cycle delay.

1 = Stop mode recovery after 32 CGMXCLK cycles

0 = Stop mode recovery after 4096 CGMXCLCK cycles

**NOTE:** Exiting stop mode by an LVI reset will result in the long stop recovery.

If the system clock source selected is the internal oscillator or the external crystal and the OSCENINSTOP configuration bit is not set, the oscillator will be disabled during stop mode. The short stop recovery does not provide enough time for oscillator stabilization and thus the SSREC bit should not be set.

When using the LVI during normal operation but disabling during stop mode, the LVI will have an enable time of  $t_{en}$ . The system stabilization time for power-on reset and long stop recovery (both 4096 CGMXCLK cycles) gives a delay longer than the LVI enable time for these startup scenarios. There is no period where the MCU is not protected from a low-power condition. However, when using the short stop recovery configuration option, the 32-CGMXCLK delay must be greater than the LVI's turn on time to avoid a period in startup where the LVI is not protecting the MCU.

#### STOP — STOP Instruction Enable Bit

STOP enables the STOP instruction.

- 1 = STOP instruction enabled
- 0 = STOP instruction treated as illegal opcode
- COPD COP Disable Bit
  - COPD disables the COP module. See **Section 11. Computer Operating Properly Module (COP)**.

1 = COP module disabled

0 = COP module enabled

# Section 10. Input/Output (I/O) Ports

## **10.1 Contents**

| 10.2 Introduction                             |
|-----------------------------------------------|
| 10.3 Port A                                   |
| 10.3.1 Port A Data Register147                |
| 10.3.2 Data Direction Register A148           |
| 10.3.3 Port A Input Pullup Enable Register150 |
| 10.4 Port B                                   |
| 10.4.1 Port B Data Register151                |
| 10.4.2 Data Direction Register B152           |

## **10.2 Introduction**

Thirteen bidirectional input/output (I/O) pins form two parallel ports in the 16-pin plastic dual in-line package (PDIP) and small outline integrated circuit (SOIC) package in the MC68HC908KX8 part. All I/O pins are programmable as inputs or outputs. Port A has software selectable pullup resistors if the port is used as a general-function input port.

**NOTE:** Connect any unused I/O pins to an appropriate logic level, either  $V_{DD}$  or  $V_{SS}$ . Although the I/O ports do not require termination for proper operation, termination reduces excess current consumption and the possibility of electrostatic damage.

See **Figure 10-1** for a summary of the I/O port registers.

## Input/Output (I/O) Ports

| Addr.  | Register Name              |        | Bit 7 | 6                   | 5      | 4         | 3          | 2      | 1     | Bit 0   |
|--------|----------------------------|--------|-------|---------------------|--------|-----------|------------|--------|-------|---------|
|        | Port A Data Register       | Read:  | 0     | 0                   | 0      | PTA4      | PTA3       | PTA2   | PTA1  | PTA0    |
| \$0000 | (PTA)                      | Write: |       |                     |        |           | 1 1/10     |        |       | 1 17.0  |
|        | See page 147.              | Reset: |       | Unaffected by reset |        |           |            |        |       |         |
|        | Port B Data Register       | Read:  | PTB7  | PTB6                | PTB5   | PTB4      | PTB3       | PTB2   | PTB1  | PTB0    |
| \$0001 | (PTB)                      | Write: | 1107  |                     |        | דטיי      | TIDO       | TIDE   |       | FIDU    |
|        | See page 151.              | Reset: |       |                     |        | Unaffecte | d by reset |        |       |         |
|        | Data Direction Register A  | Read:  | 0     | 0                   | 0      | DDRA4     | DDRA3      | DDRA2  | DDRA1 | DDRA0   |
| \$0004 | (DDRA)                     | Write: |       |                     |        |           |            | BBIIIL | BBRU  | BBIII   |
|        | See page 148.              | Reset: | 0     | 0                   | 0      | 0         | 0          | 0      | 0     | 0       |
|        | Data Direction Register B  | Read:  | DDRB7 | DDRB6               | DDRB5  | DDRB4     | DDRB3      | DDRB2  | DDRB1 | DDRB0   |
| \$0005 | (DDRB)                     | Write: | וטוטט |                     |        | דטווטט    |            |        | יטוטט | DDIIDO  |
|        | See page 152.              | Reset: | 0     | 0                   | 0      | 0         | 0          | 0      | 0     | 0       |
|        | Port A Input Pullup Enable | Read:  | 0     | 0                   | 0      |           | PTAPUE3    |        |       | PTAPUE0 |
| \$000D | D Register (PTAPUE)        | Write: |       |                     |        |           |            |        |       |         |
|        | See page 150.              |        | 0     | 0                   | 0      | 0         | 0          | 0      | 0     | 0       |
|        |                            |        |       | = Unimpler          | mented |           |            |        |       |         |

Figure 10-1. I/O Port Register Summary

## 10.3 Port A

Port A is a 5-bit special function port on the MC68HC908KX8 that shares all of its pins with the keyboard interrupt module (KBI) and the 2-channel timer. Port A contains software programmable pullup resistors enabled when a port pin is used as a general-function input. Port A pins are also high-current port pins with 15-mA source/15-mA sink capabilities.

## 10.3.1 Port A Data Register

The port A data register (PTA) contains a data latch for each of the five port A pins.



## Figure 10-2. Port A Data Register (PTA)

#### PTA4–PTA0 — Port A Data Bits

These read/write bits are software programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data.

#### KBD4–KBD0 — Keyboard Wakeup Bits

The keyboard interrupt enable bits, KBIE4–KBIE0, in the keyboard interrupt control register, enable the port A pins as external interrupt pins. See **Section 13. Keyboard Interrupt Module (KBI)**.

## TCH1 and TCH0 — Timer Channel I/O Bits

The PTA3/KBD3/TCH1 and PTA2/KBD2/TCH0 pins are the TIM input capture/output compare pins. The edge/level select bits, ELSxB and ELSxA, determine whether the pins are timer channel I/O pins or general-purpose I/O pins. See Section 16. Timer Interface Module (TIM).

#### 10.3.2 Data Direction Register A

Data direction register A (DDRA) determines whether each port A pin is an input or an output. Writing a logic 1 to a DDRA bit enables the output buffer for the corresponding port A pin; a logic 0 disables the output buffer.



Figure 10-3. Data Direction Register A (DDRA)

DDRA4–DDRA0 — Data Direction Register A Bits

These read/write bits control port A data direction. Reset clears DDRA4–DDRA0, configuring all port A pins as inputs.

1 = Corresponding port A pin configured as output

- 0 = Corresponding port A pin configured as input
- **NOTE:** Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1.

Figure 10-4 shows the port A I/O logic.

**Technical Data** 



Figure 10-4. Port A I/O Circuit

When bit DDRAx is a logic 1, reading address \$0000 reads the PTAx data latch. When bit DDRAx is a logic 0, reading address \$0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 10-1** summarizes the operation of the port A pins.

Table 10-1. Port A Pin Functions

| PTAPUE<br>Bit | DDRA PT/<br>Bit Bit |          | I/O Pin<br>Mode                       | Accesses<br>to DDRA | Access    | es to PTA                |
|---------------|---------------------|----------|---------------------------------------|---------------------|-----------|--------------------------|
| ы             | ы                   | Bit Mode |                                       | Read/Write          | Read      | Write                    |
| 1             | 0                   | Х        | Input, V <sub>DD</sub> <sup>(1)</sup> | DDRA4-DDRA0         | Pin       | PTA4–PTA0 <sup>(2)</sup> |
| 0             | 0                   | Х        | Input, Hi-Z                           | DDRA4-DDRA0         | Pin       | PTA4–PTA0 <sup>(3)</sup> |
| Х             | 1                   | Х        | Output                                | DDRA4-DDRA0         | PTA4–PTA0 | PTA4–PTA0                |

X = Don't care

Hi-Z = High impedance

1. I/O pin pulled up to V<sub>DD</sub> by internal pullup device

2. Writing affects data register, but does not affect input.

#### 10.3.3 Port A Input Pullup Enable Register

The port A input pullup enable register (PTAPUE) contains a software configurable pullup device for each of the five port A pins. Each bit is individually configurable and requires that the data direction register, DDRA, bit be configured as an input. Each pullup is automatically disabled when a port bit's DDRA is configured for output mode.



Figure 10-5. Port A Input Pullup Enable Register (PTAPUE)

PTAPUE4–PTAPUE0 — Port A Input Pullup Enable Bits

These writable bits are software programmable to enable pullup devices on an input port bit.

- 1 = Corresponding port A pin configured to have internal pullup
- 0 = Corresponding port A pin has internal pullup disconnected

## 10.4 Port B

Port B is an 8-bit special-function port that shares four of its pins with the analog-to-digital converter module (ADC), two with the serial communication interface module (SCI) and two with an optional external clock source.

**Technical Data** 

## 10.4.1 Port B Data Register

The port B data register (PTB) contains a data latch for each of the eight port B pins.

| Address:                                | \$0001 |                     |      |      |      |      |      |       |  |
|-----------------------------------------|--------|---------------------|------|------|------|------|------|-------|--|
|                                         | Bit 7  | 6                   | 5    | 4    | 3    | 2    | 1    | Bit 0 |  |
| Read:<br>Write:                         | PTB7   | PTB6                | PTB5 | PTB4 | PTB3 | PTB2 | PTB1 | PTB0  |  |
| Reset:                                  |        | Unaffected by reset |      |      |      |      |      |       |  |
| Alternate<br>Function:                  | OSC2   | OSC1                | TxD  | RxD  | AD3  | AD2  | AD1  | AD0   |  |
| Figure 10-6. Port B Data Register (PTB) |        |                     |      |      |      |      |      |       |  |

PTB7-PTB0 - Port B Data Bits

These read/write bits are software-programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data.

#### OSC2 and OSC1 — OSC2 and OSC1 Bits

Under software control, PTB7 and PTB6 can be configured as external clock inputs and outputs. PTB7 will become an output clock, OSC2, if selected in the configuration registers and enabled in the ICG registers. PTB6 will become an external input clock source, OSC1, if selected in the configuration registers and enabled in the ICG registers. See Section 7. Internal Clock Generator Module (ICG) and Section 9. Configuration Register (CONFIG).

RxD — SCI Receive Data Input Bit

The PTB1/RxD pin is the receive data input for the SCI module. When the enable SCI bit, ENSCI, is clear, the SCI module is disabled, and the PTB1/RxD pin is available for general-purpose I/O. See Section 14. Serial Communications Interface Module (SCI).

TxD — SCI Transmit Data Output Bit

The PTB0/TxD pin is the transmit data output for the SCI module. When the enable SCI bit, ENSCI, is clear, the SCI module is disabled, and the PTB0/TxD pin is available for general-purpose I/O. See Section 14. Serial Communications Interface Module (SCI).

## AD3-AD0 — Analog-to-Digital Input Bits

AD3–AD0 are pins used for the input channels to the analog-to-digital converter (ADC) module. The channel select bits in the ADC status and control register define which port B pin will be used as an ADC input and overrides any control from the port I/O logic by forcing that pin as the input to the analog circuitry. See Section 17. Analog-to-Digital Converter (ADC).

#### 10.4.2 Data Direction Register B

Data direction register B (DDRB) determines whether each port B pin is an input or an output. Writing a logic 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a logic 0 disables the output buffer.

Address: \$0005

|        | Bit 7 | 6     | 5     | 4     | 3     | 2     | 1     | Bit 0 |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| Read:  | DDRB7 | DDRB6 | DDRB5 | DDRB4 | DDRB3 | DDRB2 | DDRB1 | DDRB0 |
| Write: |       |       |       |       |       |       |       |       |
| Reset: | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Figure 10-7. Data Direction Register B (DDRB)

DDRB7–DDRB0 — Data Direction Register B Bits

These read/write bits control port B data direction. Reset clears DDRB7–DDRB0, configuring all port B pins as inputs.

1 = Corresponding port B pin configured as output

0 = Corresponding port B pin configured as input

**NOTE:** Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1.

Figure 10-8 shows the port B I/O logic.



Figure 10-8. Port B I/O Circuit

When bit DDRBx is a logic 1, reading address \$0001 reads the PTBx data latch. When bit DDRBx is a logic 0, reading address \$0001 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. Table 10-2 summarizes the operation of the port B pins.

| Table 10-2 | . Port B Pin | Functions |
|------------|--------------|-----------|
|------------|--------------|-----------|

| DDRB<br>Bit | PTB<br>Bit | I/O Pin<br>Mode | Accesses<br>to DDRB | Access    | es to PTB                |  |
|-------------|------------|-----------------|---------------------|-----------|--------------------------|--|
|             |            | Mode            | Read/Write          | Read      | Write                    |  |
| 0           | Х          | Input, Hi-Z     | DDRB7-DDRB0         | Pin       | PTB7–PTB0 <sup>(1)</sup> |  |
| 1           | Х          | Output          | DDRB7-DDRB0         | PTB7–PTB0 | PTB7–PTB0                |  |

X = Don't care

Hi-Z = High impedance

1. Writing affects data register, but does not affect input.

**Technical Data** 

# Section 11. Computer Operating Properly Module (COP)

## **11.1 Contents**

| 11.2 Introduction              |
|--------------------------------|
| 11.3 Block Diagram             |
| 11.4 Functional Description157 |
| 11.5 I/O Signals               |
| 11.5.1 CGMXCLK                 |
| 11.5.2 STOP Instruction        |
| 11.5.3 COPCTL Write            |
| 11.5.4 Power-On Reset          |
| 11.5.5 Internal Reset158       |
| 11.5.6 Reset Vector Fetch      |
| 11.5.7 COPD (COP Disable)158   |
| 11.5.8 COPRS (COP Rate Select) |
| 11.6 COP Control Register159   |
| 11.7 Interrupts                |
| 11.8 Monitor Mode              |
| 11.9 Low-Power Modes           |
| 11.9.1 Wait Mode               |
| 11.9.2 Stop Mode               |

## 11.2 Introduction

The computer operating properly (COP) module contains a free-running counter that generates a reset if allowed to overflow. The COP module helps software to recover from a runaway code. Periodically clearing the COP counter will prevent a COP reset from occurring. The COP module can be disabled through the COPD bit in the configuration (CONFIG) register.

## 11.3 Block Diagram



Figure 11-1. COP Block Diagram

## **11.4 Functional Description**

The COP counter is a free-running 6-bit counter preceded by a 12-bit prescaler. If not cleared by software, the COP counter overflows and generates an asynchronous reset after  $2^{13}-2^4$  or  $2^{18}-2^4$  CGMXCLK cycles, depending on the state of the COP rate select bit, COPRS, in the configuration register. With a  $2^{18}-2^4$  CGMXCLK cycle overflow option, a 4.9152-MHz CGMXCLK frequency gives a COP timeout period of 53.3 ms. Writing any value to location \$FFFF before an overflow occurs prevents a COP reset by clearing the COP counter and stages 5–12 of the prescaler.

**NOTE:** Service the COP immediately after reset and before entering or after exiting stop mode to guarantee the maximum time before the first COP counter overflow.

A COP reset pulls an internal reset for 64 CGMXCLK cycles and sets the COP bit in the system integration module (SIM) reset status register (SRSR).

In monitor mode, the COP is disabled if the  $\overline{IRQ1}$  pin is held at  $V_{TST}$ .

**NOTE:** Place COP clearing instructions in the main program and not in an interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working properly.

## 11.5 I/O Signals

The following paragraphs describe the signals shown in **Figure 11-1**.

#### 11.5.1 CGMXCLK

CGMXCLK is the internal clock generator (ICG) module's oscillator output signal. CGMXCLK is selected from either the internal clock source or the external crystal.

#### 11.5.2 STOP Instruction

The STOP instruction clears the COP prescaler.

#### 11.5.3 COPCTL Write

Writing any value to the COP control register (COPCTL) clears the COP counter and clears stages 12–5 of the COP prescaler. Reading the COP control register returns the low byte of the reset vector.

#### 11.5.4 Power-On Reset

The power-on reset (POR) circuit clears the COP prescaler 4096 CGMXCLK cycles after power-up.

#### 11.5.5 Internal Reset

An internal reset clears the COP prescaler and the COP counter.

#### 11.5.6 Reset Vector Fetch

A reset vector fetch occurs when the vector address appears on the data bus. A reset vector fetch clears the COP prescaler.

#### 11.5.7 COPD (COP Disable)

The COPD signal reflects the state of the COP disable bit (COPD) in the configuration register. See **Section 9. Configuration Register** (CONFIG).

#### 11.5.8 COPRS (COP Rate Select)

The COPRS signal reflects the state of the COP rate select bit (COPRS) in the configuration register. See **Section 9. Configuration Register** (CONFIG).

**Technical Data** 

## 11.6 COP Control Register

The COP control register (COPCTL) is located at address \$FFFF and overlaps the reset vector. Writing any value to \$FFFF clears the COP counter and stages 12–5 of the COP prescaler and starts a new timeout period. Reading location \$FFFF returns the low byte of the reset vector.



Figure 11-2. COP Control Register (COPCTL)

## 11.7 Interrupts

The COP does not generate CPU interrupt requests.

## 11.8 Monitor Mode

The COP is disabled in monitor mode when  $V_{\mbox{TST}}$  is present on the IRQ1 pin.

## **11.9 Low-Power Modes**

The WAIT and STOP instructions put the MCU in low powerconsumption standby modes.

## 11.9.1 Wait Mode

The COP remains active in wait mode. To prevent a COP reset during wait mode, periodically clear the COP counter in a CPU interrupt routine.

#### 11.9.2 Stop Mode

Stop mode holds the 12-bit prescaler counter in reset until after stop mode is exited. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode.

To prevent inadvertantly turning off the COP with a STOP instruction, a configuration option is available that disables the STOP instruction. When the STOP bit in the configuration has the STOP instruction disabled, execution of a STOP instruction results in an illegal opcode reset.

**Technical Data** 

# Section 12. External Interrupt (IRQ)

## 12.1 Contents

| 12.2 | Introduction                       |
|------|------------------------------------|
| 12.3 | Features                           |
| 12.4 | Functional Description162          |
| 12.5 | IRQ1 Pin                           |
| 12.6 | IRQ Status and Control Register164 |

## **12.2 Introduction**

The external interrupt (IRQ) module provides a maskable interrupt input.

## 12.3 Features

Features of the IRQ module include:

- A dedicated external interrupt pin (IRQ1)
- IRQ1 interrupt control bits
- Internal pullup resistor
- Hysteresis buffer
- Programmable edge-only or edge- and level-interrupt sensitivity
- Automatic interrupt acknowledge

## **12.4 Functional Description**

A logic 0 applied to the external interrupt pin can latch a central processor unit (CPU) interrupt request. Figure 12-1 shows the structure of the IRQ module.

Interrupt signals on the IRQ1 pin are latched into the IRQ1 latch. An interrupt latch remains set until one of these actions occurs:

- Vector fetch A vector fetch automatically generates an interrupt acknowledge signal that clears the latch that caused the vector fetch.
- Software clear Software can clear an interrupt latch by writing to the appropriate acknowledge bit in the interrupt status and control register (ISCR). Writing a logic 1 to the ACK1 bit clears the IRQ1 latch.
- Reset A reset automatically clears the interrupt latch.

The external interrupt pin is falling-edge triggered and is softwareconfigurable to be both falling-edge and low-level triggered. The MODE1 bit in the ISCR controls the triggering sensitivity of the IRQ1 pin.



Figure 12-1. IRQ Block Diagram

**Technical Data** 

When an interrupt pin is edge-triggered only, the interrupt latch remains set until a vector fetch, software clear, or reset occurs.

When an interrupt pin is both falling-edge and low-level triggered, the interrupt latch remains set until both of these occur:

- Vector fetch or software clear
- Return of the interrupt pin to logic 1

The vector fetch or software clear may occur before or after the interrupt pin returns to logic 1. As long as the pin is low, the interrupt request remains pending. A reset will clear the latch and the MODE1 control bit, thereby clearing the interrupt even if the pin stays low.

When set, the IMASK1 bit in the ISCR masks all external interrupt requests. A latched interrupt request is not presented to the interrupt priority logic unless the IMASK1 bit is clear.

**NOTE:** The interrupt mask (I) in the condition code register (CCR) masks all interrupt requests, including external interrupt requests.

## 12.5 IRQ1 Pin

A logic 0 on the IRQ1 pin can latch an interrupt request into the IRQ1 latch. A vector fetch, software clear, or reset clears the IRQ1 latch.

If the MODE1 bit is set, the IRQ1 pin is both falling-edge sensitive and low-level sensitive. With MODE1 set, both of the following actions must occur to clear the IRQ1 latch:

Vector fetch or software clear — A vector fetch generates an interrupt acknowledge signal to clear the latch. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACK1 bit in the interrupt status and control register (ISCR). The ACK1 bit is useful in applications that poll the IRQ1 pin and require software to clear the IRQ1 latch. Writing to the ACK1 bit can also prevent spurious interrupts due to noise. Setting ACK1 does not affect subsequent transitions on the IRQ1 pin. A falling edge on the IRQ1 pin that occurs after writing to the ACK1 bit latches another interrupt request. If the IRQ1 mask bit, IMASK1, is clear, the CPU loads the program counter with the vector address at locations \$FFFA and \$FFFB.

• Return of the IRQ1 pin to logic 1 — As long as the IRQ1 pin is at logic 0, the IRQ1 latch remains set.

The vector fetch or software clear and the return of the IRQ1 pin to logic 1 can occur in any order. The interrupt request remains pending as long as the IRQ1 pin is at logic 0. A reset will clear the latch and the MODE1 control bit, thereby clearing the interrupt even if the pin stays low.

If the MODE1 bit is clear, the IRQ1 pin is falling-edge sensitive only. With MODE1 clear, a vector fetch or software clear immediately clears the IRQ1 latch.

The IRQF1 bit in the ISCR can be used to check for pending interrupts. The IRQF1 bit is not affected by the IMASK1 bit, which makes it useful in applications where polling is preferred.

Use the branch if interrupt pin is high (BIH) or branch if interrupt pin is low (BIL) instruction to read the logic level on the IRQ1 pin.

**NOTE:** When using the level-sensitive interrupt trigger, avoid false interrupts by masking interrupt requests in the interrupt routine.

## 12.6 IRQ Status and Control Register

The IRQ status and control register (ISCR) controls and monitors operation of the IRQ module. The ISCR has these functions:

- Shows the state of the IRQ1 interrupt flag
- Clears the IRQ1 interrupt latch
- Masks IRQ1 interrupt request
- Controls triggering sensitivity of the IRQ1 interrupt pin

Address: \$001D

|        | Bit 7 | 6          | 5 | 4              | 3     | 2    | 1      | Bit 0 |
|--------|-------|------------|---|----------------|-------|------|--------|-------|
| Read:  | 0     | 0          | 0 | 0              | IRQF1 | 0    | IMASK1 | MODE1 |
| Write: | R     | R          | R | R              | R     | ACK1 | INAGRI | MODEI |
| Reset: | 0     | 0          | 0 | 0              | U     | 0    | 0      | 0     |
|        | R     | = Reserved |   | U = Unaffected |       |      |        |       |



IRQF1 — IRQ1 Flag Bit

This read-only status bit is high when the IRQ1 interrupt is pending.

1 = IRQ1 interrupt pending

0 = IRQ1 interrupt not pending

ACK1 — IRQ1 Interrupt Request Acknowledge Bit

Writing a logic 1 to this write-only bit clears the IRQ1 latch. ACK1 always reads as logic 0. Reset clears ACK1.

IMASK1 — IRQ1 Interrupt Mask Bit

Writing a logic 1 to this read/write bit disables IRQ1 interrupt requests. Reset clears IMASK1.

1 = IRQ1 interrupt requests disabled

0 = IRQ1 interrupt requests enabled

MODE1 — IRQ1 Edge/Level Select Bit

This read/write bit controls the triggering sensitivity of the  $\overline{IRQ1}$  pin. Reset clears MODE1.

1 = IRQ1 interrupt requests on falling edges and low levels

0 = IRQ1 interrupt requests on falling edges only

**Technical Data** 

# Section 13. Keyboard Interrupt Module (KBI)

## **13.1 Contents**

| 13.2 Introduction                              |
|------------------------------------------------|
| 13.3 Features                                  |
| 13.4 Functional Description                    |
| 13.5 Keyboard Initialization                   |
| 13.6 Low-Power Modes                           |
| 13.6.1 Wait Mode                               |
| 13.6.2 Stop Mode                               |
| 13.7 I/O Registers                             |
| 13.7.1 Keyboard Status and Control Register172 |
| 13.7.2 Keyboard Interrupt Enable Register      |

## **13.2 Introduction**

The keyboard interrupt module (KBI) provides five independently maskable external interrupt pins.

## 13.3 Features

KBI features include:

- Five keyboard interrupt pins, on the MC68HC908KX8, are with separate keyboard interrupt enable bits and one keyboard interrupt mask
- Hysteresis buffers
- Programmable edge-only or edge- and level-interrupt sensitivity
- Automatic interrupt acknowledge
- Exit from low-power modes



Figure 13-1. Keyboard Module Block Diagram



Figure 13-2. I/O Register Summary

## **13.4 Functional Description**

Writing to the KBIE4–KBIE0 bits in the keyboard interrupt enable register independently enables or disables each port A pin as a keyboard interrupt pin. Enabling a keyboard interrupt pin also enables its internal pullup device. A logic 0 applied to an enabled keyboard interrupt pin latches a keyboard interrupt request.

A keyboard interrupt is latched when one or more keyboard pins goes low after all were high. The MODEK bit in the keyboard status and control register controls the triggering mode of the keyboard interrupt.

- If the keyboard interrupt is edge-sensitive only, a falling edge on a keyboard pin does not latch an interrupt request if another keyboard pin is already low. To prevent losing an interrupt request on one pin because another pin is still low, software can disable the latter pin while it is low.
- If the keyboard interrupt is falling edge- and low level-sensitive, an interrupt request is present as long as any keyboard pin is low.

If the MODEK bit is set, the keyboard interrupt pins are both falling edgeand low level-sensitive, and both of the following actions must occur to clear a keyboard interrupt request:

- Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the interrupt request. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACKK bit in the keyboard status and control register (KBSCR). The ACKK bit is useful in applications that poll the keyboard interrupt pins and require software to clear the keyboard interrupt request. Writing to the ACKK bit prior to leaving an interrupt service routine also can prevent spurious interrupts due to noise. Setting ACKK does not affect subsequent transitions on the keyboard interrupt pins. A falling edge that occurs after writing to the ACKK bit latches another interrupt request. If the keyboard interrupt mask bit, IMASKK, is clear, the CPU loads the program counter with the vector address at locations \$FFE0 and \$FFE1.
- Return of all enabled keyboard interrupt pins to logic 1 As long as any enabled keyboard interrupt pin is at logic 0, the keyboard interrupt remains set.

The vector fetch or software clear and the return of all enabled keyboard interrupt pins to logic 1 may occur in any order.

If the MODEK bit is clear, the keyboard interrupt pin is falling edge-sensitive only. With MODEK clear, a vector fetch or software clear immediately clears the keyboard interrupt request.

Reset clears the keyboard interrupt request and the MODEK bit, clearing the interrupt request even if a keyboard interrupt pin stays at logic 0.

The keyboard flag bit (KEYF) in the keyboard status and control register can be used to see if a pending interrupt exists. The KEYF bit is not affected by the keyboard interrupt mask bit (IMASKK) which makes it useful in applications where polling is preferred.

To determine the logic level on a keyboard interrupt pin, use the data direction register to configure the pin as an input and read the data register.

**Technical Data** 

**NOTE:** Setting a keyboard interrupt enable bit (KBIEx) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a logic 0 for software to read the pin.

## **13.5 Keyboard Initialization**

When a keyboard interrupt pin is enabled, the pin may initially be low and cause a false interrupt to occur. A false interrupt on an edge-triggered pin can be acknowledged immediately after enabling the pin. A false interrupt on an edge- and level-triggered interrupt pin must be acknowledged after the pin has been pulled high.

The internal pullup device, the pin capacitance, as well as the external load will factor into the actual amount of time it takes for the pin to pull high. Considering only an internal pullup of 48 k $\Omega$  and pin capacitance of 8 pF, the pullup time will be on the order of 1  $\mu$ s.

To prevent a false interrupt on keyboard initialization:

- 1. Mask keyboard interrupts by setting the IMASKK bit in the keyboard status and control register.
- 2. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.
- 3. Write to the ACKK bit in the keyboard status and control register to clear any false interrupts.
- 4. Clear the IMASKK bit.

Another way to avoid a false interrupt:

- 1. Configure the keyboard pins as outputs by setting the appropriate DDRA bits in data direction register A.
- 2. Write logic 1s to the appropriate port A data register bits.
- 3. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.

## **13.6 Low-Power Modes**

The WAIT and STOP instructions put the MCU in low powerconsumption standby modes.

#### 13.6.1 Wait Mode

The keyboard module remains active in wait mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of wait mode.

#### 13.6.2 Stop Mode

The keyboard module remains active in stop mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of stop mode.

## 13.7 I/O Registers

Two registers control and monitor operation of the keyboard module:

- Keyboard status and control register, KBSCR
- Keyboard interrupt enable register, KBIER

#### 13.7.1 Keyboard Status and Control Register

The keyboard status and control register (KBSCR):

- Flags keyboard interrupt requests
- Acknowledges keyboard interrupt requests
- Masks keyboard interrupt requests
- Controls keyboard interrupt triggering sensitivity

**Technical Data** 

Address: \$001A

|        | Bit 7 | 6         | 5               | 4 | 3    | 2    | 1      | Bit 0 |  |  |
|--------|-------|-----------|-----------------|---|------|------|--------|-------|--|--|
| Read:  | 0     | 0         | 0               | 0 | KEYF | 0    | IMASKK | MODEK |  |  |
| Write: |       |           |                 |   |      | ACKK | IMAGRA | WODER |  |  |
| Reset: | 0     | 0         | 0               | 0 | 0    | 0    | 0      | 0     |  |  |
|        |       | = Unimple | = Unimplemented |   |      |      |        |       |  |  |

## Figure 13-3. Keyboard Status and Control Register (KBSCR)

#### Bits 7–4 — Not used

These read-only bits always read as logic 0s.

KEYF — Keyboard Flag Bit

This read-only bit is set when a keyboard interrupt is pending. Reset clears the KEYF bit.

1 = Keyboard interrupt pending

0 = No keyboard interrupt pending

ACKK — Keyboard Acknowledge Bit

Writing a logic 1 to this write-only bit clears the keyboard interrupt request. ACKK always reads as logic 0. Reset clears ACKK.

#### IMASKK — Keyboard Interrupt Mask Bit

Writing a logic 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests. Reset clears the IMASKK bit.

- 1 = Keyboard interrupt requests masked
- 0 = Keyboard interrupt requests not masked

MODEK — Keyboard Triggering Sensitivity Bit

This read/write bit controls the triggering sensitivity of the keyboard interrupt pins. Reset clears MODEK.

- 1 = Keyboard interrupt requests on falling edges and low levels
- 0 = Keyboard interrupt requests on falling edges only

## 13.7.2 Keyboard Interrupt Enable Register

The keyboard interrupt enable register (KBIER) enables or disables each port A pin to operate as a keyboard interrupt pin.





KBIE4-KBIE0 - Keyboard Interrupt Enable Bits

Each of these read/write bits enables the corresponding keyboard interrupt pin to latch interrupt requests. Reset clears the keyboard interrupt enable register.

1 = PAx pin enabled as keyboard interrupt pin

0 = PAx pin not enabled as keyboard interrupt pin

**Technical Data** 

# Section 14. Serial Communications Interface Module (SCI)

## 14.1 Contents

| 14.2 Introduction                        |
|------------------------------------------|
| 14.3 Features                            |
| 14.4 Pin Name Conventions                |
| 14.5 Functional Description              |
| 14.5.1 Data Format                       |
| 14.5.2 Transmitter                       |
| 14.5.2.1 Character Length                |
| 14.5.2.2 Character Transmission          |
| 14.5.2.3 Break Characters                |
| 14.5.2.4 Idle Characters                 |
| 14.5.2.5 Inversion of Transmitted Output |
| 14.5.2.6 Transmitter Interrupts          |
| 14.5.3 Receiver                          |
| 14.5.3.1 Character Length                |
| 14.5.3.2 Character Reception             |
| 14.5.3.3 Data Sampling                   |
| 14.5.3.4 Framing Errors                  |
| 14.5.3.5 Baud Rate Tolerance             |
| 14.5.3.6 Receiver Wakeup190              |
| 14.5.3.7 Receiver Interrupts             |
| 14.5.3.8 Error Interrupts191             |
| 14.6 Low-Power Modes                     |
| 14.6.1 Wait Mode                         |
| 14.6.2 Stop Mode                         |
| 14.7 I/O Signals                         |
| 14.7.1 TxD (Transmit Data)193            |
| 14.7.2 RxD (Receive Data)                |
| 14.8 I/O Registers                       |
| 14.8.1 SCI Control Register 1            |
| 14.8.2 SCI Control Register 2            |

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

**Technical Data** 

| 14.8.3 | SCI Control Register 3 | 200 |
|--------|------------------------|-----|
| 14.8.4 | SCI Status Register 1  | 202 |
| 14.8.5 | SCI Status Register 2  | 206 |
| 14.8.6 | SCI Data Register      | 207 |
| 14.8.7 | SCI Baud Rate Register | 207 |

## 14.2 Introduction

The serial communications interface (SCI) allows asynchronous communications with peripheral devices and other microcontroller unit (MCU).

## 14.3 Features

The SCI module's features include:

- Full-duplex operation
- Standard mark/space non-return-to-zero (NRZ) format
- Choice of baud rate clock source:
  - Internal bus clock
  - CGMXCLK
- 32 programmable baud rates
- Programmable 8-bit or 9-bit character length
- Separately enabled transmitter and receiver
- Separate receiver and transmitter central processor unit (CPU) interrupt requests
- Programmable transmitter output polarity
- Two receiver wakeup methods:
  - Idle line wakeup
  - Address mark wakeup

- Interrupt-driven operation with eight interrupt flags:
  - Transmitter empty
  - Transmission complete
  - Receiver full
  - Idle receiver input
  - Receiver overrun
  - Noise error
  - Framing error
  - Parity error
- Receiver framing error detection
- Hardware parity checking
- 1/16 bit-time noise detection

## 14.4 Pin Name Conventions

The generic names of the SCI input/output (I/O) pins are:

- RxD, receive data
- TxD, transmit data

SCI I/O lines are implemented by sharing parallel I/O port pins. The full name of an SCI input or output reflects the name of the shared port pin. **Table 14-1** shows the full names and the generic names of the SCI I/O pins.The generic pin names appear in the text of this section.

#### Table 14-1. Pin Name Conventions

Generic Pin Names

| in Names | RxD      | TxD      |  |  |  |
|----------|----------|----------|--|--|--|
| Names    | PTB4/RxD | PTB5/TxD |  |  |  |

## 14.5 Functional Description

**Figure 14-1** shows the structure of the SCI module. The SCI allows full-duplex, asynchronous, NRZ serial communication between the MCU and remote devices, including other MCUs. The transmitter and receiver of the SCI operate independently, although they use the same baud rate generator.

## Serial Communications Interface Module (SCI)



Figure 14-1. SCI Module Block Diagram

The source of the baud rate clock is determined by the configuration register 2 bit, SCIBDSRC. If SCIBDSRC is set then the source of the SCI is the internal data bus clock. If SCIBDSRC is cleared, the source of the SCI is oscillator output CGMXCLK.

During normal operation, the CPU monitors the status of the SCI, writes the data to be transmitted, and processes received data.

**Technical Data** 

| Addr.  | Register Name                                     |                 | Bit 7 | 6               | 5     | 4                   | 3    | 2           | 1    | Bit 0 |
|--------|---------------------------------------------------|-----------------|-------|-----------------|-------|---------------------|------|-------------|------|-------|
| \$0013 | SCI Control Register 1<br>(SCC1)<br>See page 194. | Read:<br>Write: | LOOPS | ENSCI           | TXINV | М                   | WAKE | ILTY        | PEN  | PTY   |
|        |                                                   | Reset:          | 0     | 0               | 0     | 0                   | 0    | 0           | 0    | 0     |
| \$0014 | SCI Control Register 2<br>(SCC2)<br>See page 197. | Write:          | SCTIE | TCIE            | SCRIE | ILIE                | TE   | RE          | RWU  | SBK   |
|        |                                                   | Reset:          | 0     | 0               | 0     | 0                   | 0    | 0           | 0    | 0     |
| \$0015 | SCI Control Register 3<br>(SCC3)<br>See page 200. | Read:<br>Write: | R8    | Т8              | R     | R                   | ORIE | NEIE        | FEIE | PEIE  |
|        |                                                   | Reset:          | U     | U               | 0     | 0                   | 0    | 0           | 0    | 0     |
| \$0016 | SCI Status Register 1<br>(SCS1)<br>See page 202.  | Read:           | SCTE  | TC              | SCRF  | IDLE                | OR   | NF          | FE   | PE    |
|        |                                                   | Write:          |       |                 |       |                     |      |             |      |       |
|        |                                                   | Reset:          | 1     | 1               | 0     | 0                   | 0    | 0           | 0    | 0     |
| \$0017 | SCI Status Register 2<br>(SCS2)<br>See page 206.  | Read:           | 0     | 0               | 0     | 0                   | 0    | 0           | BKF  | RPF   |
|        |                                                   | Write:          |       |                 |       |                     |      |             |      |       |
|        |                                                   | Reset:          | 0     | 0               | 0     | 0                   | 0    | 0           | 0    | 0     |
| \$0018 | SCI Data Register<br>(SCDR)<br>See page 207.      | Read:           | R7    | R6              | R5    | R4                  | R3   | R2          | R1   | R0    |
|        |                                                   |                 | T7    | T6              | T5    | T4                  | Т3   | T2          | T1   | T0    |
|        |                                                   | Reset:          |       |                 |       | Unaffected by reset |      |             |      |       |
| \$0019 | SCI Baud Rate Register<br>(SCBR)<br>See page 207. | Read:           | 0     | 0               | SCP1  | SCP0                | R    | SCR2        | SCR1 | SCR0  |
|        |                                                   | Write:          |       |                 |       | 3070                |      |             |      |       |
|        |                                                   | Reset:          | 0     | 0               | 0     | 0                   | 0    | 0           | 0    | 0     |
|        |                                                   |                 |       | = Unimplemented |       | R = Reserved U = U  |      | U = Unaffeo | ted  |       |

Figure 14-2. SCI I/O Register Summary

#### 14.5.1 Data Format

The SCI uses the standard non-return-to-zero mark/space data format illustrated in **Figure 14-3**.



Figure 14-3. SCI Data Formats

#### 14.5.2 Transmitter

Figure 14-4 shows the structure of the SCI transmitter.

#### 14.5.2.1 Character Length

The transmitter can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When transmitting 9-bit data, bit T8 in SCI control register 3 (SCC3) is the ninth bit (bit 8).

#### 14.5.2.2 Character Transmission

During an SCI transmission, the transmit shift register shifts a character out to the TxD pin. The SCI data register (SCDR) is the write-only buffer between the internal data bus and the transmit shift register. To initiate an SCI transmission:

- 1. Enable the SCI by writing a logic 1 to the enable SCI bit (ENSCI) in SCI control register 1 (SCC1).
- 2. Enable the transmitter by writing a logic 1 to the transmitter enable bit (TE) in SCI control register 2 (SCC2).

**Technical Data** 



Figure 14-4. SCI Transmitter Break Characters

- 3. Clear the SCI transmitter empty bit by first reading SCI status register 1 (SCS1) and then writing to the SCDR.
- 4. Repeat step 3 for each subsequent transmission.

At the start of a transmission, transmitter control logic automatically loads the transmit shift register with a preamble of logic 1s. After the preamble shifts out, control logic transfers the SCDR data into the transmit shift register. A logic 0 start bit automatically goes into the least significant bit position of the transmit shift register. A logic 1 stop bit goes into the most significant bit position.

The SCI transmitter empty bit, SCTE, in SCS1 becomes set when the SCDR transfers a byte to the transmit shift register. The SCTE bit indicates that the SCDR can accept new data from the internal data bus. If the SCI transmit interrupt enable bit, SCTIE, in SCC2 is also set, the SCTE bit generates a transmitter CPU interrupt request.

When the transmit shift register is not transmitting a character, the TxD pin goes to the idle condition, logic 1. If at any time software clears the ENSCI bit in SCI control register 1 (SCC1), the transmitter and receiver relinquish control of the port B pins.

Writing a logic 1 to the send break bit, SBK, in SCC2 loads the transmit shift register with a break character. A break character contains all logic 0s and has no start, stop, or parity bit. Break character length depends on the M bit in SCC1. As long as SBK is at logic 1, transmitter logic continuously loads break characters into the transmit shift register. After software clears the SBK bit, the shift register finishes transmitting the last break character and then transmits at least one logic 1. The automatic logic 1 at the end of a break character guarantees the recognition of the start bit of the next character.

# 14.5.2.3 Break Characters

The SCI recognizes a break character when a start bit is followed by eight or nine logic 0 data bits and a logic 0 where the stop bit should be. Receiving a break character has these effects on SCI registers:

- Sets the framing error bit (FE) in SCS1
- Sets the SCI receiver full bit (SCRF) in SCS1
- Clears the SCI data register (SCDR)
- Clears the R8 bit in SCC3
- Sets the break flag bit (BKF) in SCS2
- May set the overrun (OR), noise flag (NF), parity error (PE), or reception-in-progress flag (RPF) bits

Technical Data

#### 14.5.2.4 Idle Characters

An idle character contains all logic 1s and has no start, stop, or parity bit. Idle character length depends on the M bit in SCC1. The preamble is a synchronizing idle character that begins every transmission.

If the TE bit is cleared during a transmission, the TxD pin becomes idle after completion of the transmission in progress. Clearing and then setting the TE bit during a transmission queues an idle character to be sent after the character currently being transmitted.

**NOTE:** When queueing an idle character, return the TE bit to logic 1 before the stop bit of the current character shifts out to the TxD pin. Setting TE after the stop bit appears on TxD causes data previously written to the SCDR to be lost.

A good time to toggle the TE bit for a queued idle character is when the SCTE bit becomes set and just before writing the next byte to the SCDR.

# 14.5.2.5 Inversion of Transmitted Output

The transmit inversion bit (TXINV) in SCI control register 1 (SCC1) reverses the polarity of transmitted data. All transmitted values, including idle, break, start, and stop bits, are inverted when TXINV is at logic 1. See **14.8.1 SCI Control Register 1**.

# 14.5.2.6 Transmitter Interrupts

These conditions can generate CPU interrupt requests from the SCI transmitter:

- SCI transmitter empty (SCTE) The SCTE bit in SCS1 indicates that the SCDR has transferred a character to the transmit shift register. SCTE can generate a transmitter CPU interrupt request. Setting the SCI transmit interrupt enable bit, SCTIE, in SCC2 enables the SCTE bit to generate transmitter CPU interrupt requests.
- Transmission complete (TC) The TC bit in SCS1 indicates that the transmit shift register and the SCDR are empty and that no break or idle character has been generated. The transmission complete interrupt enable bit, TCIE, in SCC2 enables the TC bit to generate transmitter CPU interrupt requests.

#### 14.5.3 Receiver

Figure 14-5 shows the structure of the SCI receiver.





**Technical Data** 

#### 14.5.3.1 Character Length

The receiver can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When receiving 9-bit data, bit R8 in SCI control register 2 (SCC2) is the ninth bit (bit 8). When receiving 8-bit data, bit R8 is a copy of the eighth bit (bit 7).

#### 14.5.3.2 Character Reception

During an SCI reception, the receive shift register shifts characters in from the RxD pin. The SCI data register (SCDR) is the read-only buffer between the internal data bus and the receive shift register.

After a complete character shifts into the receive shift register, the data portion of the character transfers to the SCDR. The SCI receiver full bit, SCRF, in SCI status register 1 (SCS1) becomes set, indicating that the received byte can be read. If the SCI receive interrupt enable bit, SCRIE, in SCC2 is also set, the SCRF bit generates a receiver CPU interrupt request.

#### 14.5.3.3 Data Sampling

The receiver samples the RxD pin at the RT clock rate. The RT clock is an internal signal with a frequency 16 times the baud rate. To adjust for baud rate mismatch, the RT clock is resynchronized at these times (see Figure 14-6):

- After every start bit
- After the receiver detects a data bit change from logic 1 to logic 0 (after the majority of data bit samples at RT8, RT9, and RT10 returns a valid logic 1 and the majority of the next RT8, RT9, and RT10 samples returns a valid logic 0)

To locate the start bit, data recovery logic does an asynchronous search for a logic 0 preceded by three logic 1s. When the falling edge of a possible start bit occurs, the RT clock begins to count to 16.

# Serial Communications Interface Module (SCI)



Figure 14-6. Receiver Data Sampling

To verify the start bit and to detect noise, data recovery logic takes samples at RT3, RT5, and RT7. **Table 14-2** summarizes the results of the start bit verification samples.

| RT3, RT5,<br>and RT7 Samples | Start Bit<br>Verification | Noise Flag |
|------------------------------|---------------------------|------------|
| 000                          | Yes                       | 0          |
| 001                          | Yes                       | 1          |
| 010                          | Yes                       | 1          |
| 011                          | No                        | 0          |
| 100                          | Yes                       | 1          |
| 101                          | No                        | 0          |
| 110                          | No                        | 0          |
| 111                          | No                        | 0          |

Table 14-2. Start Bit Verification

If start bit verification is not successful, the RT clock is reset and a new search for a start bit begins.

**Technical Data** 

To determine the value of a data bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. **Table 14-3** summarizes the results of the data bit samples.

| RT8, RT9,<br>and RT10 Samples | Data Bit<br>Determination | Noise Flag |
|-------------------------------|---------------------------|------------|
| 000                           | 0                         | 0          |
| 001                           | 0                         | 1          |
| 010                           | 0                         | 1          |
| 011                           | 1                         | 1          |
| 100                           | 0                         | 1          |
| 101                           | 1                         | 1          |
| 110                           | 1                         | 1          |
| 111                           | 1                         | 0          |

Table 14-3. Data Bit Recovery

**NOTE:** The RT8, RT9, and RT10 samples do not affect start bit verification. If any or all of the RT8, RT9, and RT10 start bit samples are logic 1s following a successful start bit verification, the noise flag (NF) is set and the receiver assumes that the bit is a start bit.

To verify a stop bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. Table 14-4 summarizes the results of the stop bit samples.

| RT8, RT9,<br>and RT10 Samples | Framing<br>Error Flag | Noise Flag |
|-------------------------------|-----------------------|------------|
| 000                           | 1                     | 0          |
| 001                           | 1                     | 1          |
| 010                           | 1                     | 1          |
| 011                           | 0                     | 1          |
| 100                           | 1                     | 1          |
| 101                           | 0                     | 1          |
| 110                           | 0                     | 1          |
| 111                           | 0                     | 0          |

 Table 14-4. Stop Bit Recovery

#### 14.5.3.4 Framing Errors

If the data recovery logic does not detect a logic 1 where the stop bit should be in an incoming character, it sets the framing error bit, FE, in SCS1. A break character also sets the FE bit because a break character has no stop bit. The FE bit is set at the same time that the SCRF bit is set.

#### 14.5.3.5 Baud Rate Tolerance

A transmitting device may be operating at a baud rate below or above the receiver baud rate. Accumulated bit time misalignment can cause one of the three stop bit data samples to fall outside the actual stop bit. Then a noise error occurs. If more than one of the samples is outside the stop bit, a framing error occurs. In most applications, the baud rate tolerance is much more than the degree of misalignment that is likely to occur.

As the receiver samples an incoming character, it resynchronizes the RT clock on any valid falling edge within the character. Resynchronization within characters corrects misalignments between transmitter bit times and receiver bit times.

#### **Slow Data Tolerance**

**Figure 14-7** shows how much a slow received character can be misaligned without causing a noise error or a framing error. The slow stop bit begins at RT8 instead of RT1 but arrives in time for the stop bit data samples at RT8, RT9, and RT10.



Figure 14-7. Slow Data

**Technical Data** 

For an 8-bit character, data sampling of the stop bit takes the receiver 9 bit times  $\times$  16 RT cycles + 10 RT cycles = 154 RT cycles.

With the misaligned character shown in **Figure 14-7**, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 9 bit times  $\times$  16 RT cycles + 3 RT cycles = 147 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a slow 8-bit character with no errors is

$$\left|\frac{154 - 147}{154}\right| \times 100 = 4.54\%$$

For a 9-bit character, data sampling of the stop bit takes the receiver 10 bit times  $\times$  16 RT cycles + 10 RT cycles = 170 RT cycles.

With the misaligned character shown in **Figure 14-7**, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 10 bit times  $\times$  16 RT cycles + 3 RT cycles = 163 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a slow 9-bit character with no errors is

$$\left|\frac{170 - 163}{170}\right| \times 100 = 4.12\%$$

# **Fast Data Tolerance**

**Figure 14-8** shows how much a fast received character can be misaligned without causing a noise error or a framing error. The fast stop bit ends at RT10 instead of RT16 but is still there for the stop bit data samples at RT8, RT9, and RT10.



Figure 14-8. Fast Data

For an 8-bit character, data sampling of the stop bit takes the receiver 9 bit times  $\times$  16 RT cycles + 10 RT cycles = 154 RT cycles.

With the misaligned character shown in **Figure 14-8**, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 10 bit times  $\times$  16 RT cycles = 160 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a fast 8-bit character with no errors is

 $\left|\frac{154 - 160}{154}\right| \times 100 = 3.90\%.$ 

For a 9-bit character, data sampling of the stop bit takes the receiver 10 bit times  $\times$  16 RT cycles + 10 RT cycles = 170 RT cycles.

With the misaligned character shown in **Figure 14-8**, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 11 bit times  $\times$  16 RT cycles = 176 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a fast 9-bit character with no errors is

$$\left|\frac{170 - 176}{170}\right| \times 100 = 3.53\%.$$

14.5.3.6 Receiver Wakeup

So that the MCU can ignore transmissions intended only for other receivers in multiple-receiver systems, the receiver can be put into a standby state. Setting the receiver wakeup bit, RWU, in SCC2 puts the receiver into a standby state during which receiver interrupts are disabled.

Depending on the state of the WAKE bit in SCC1, either of two conditions on the RxD pin can bring the receiver out of the standby state:

 Address mark — An address mark is a logic 1 in the most significant bit position of a received character. When the WAKE bit is set, an address mark wakes the receiver from the standby state by clearing the RWU bit. The address mark also sets the SCI receiver full bit, SCRF. Software can then compare the character containing the address mark to the user-defined address of the receiver. If they are the same, the receiver remains awake and processes the characters that follow. If they are not the same,

**Technical Data** 

software can set the RWU bit and put the receiver back into the standby state.

- 2. Idle input line condition When the WAKE bit is clear, an idle character on the RxD pin wakes the receiver from the standby state by clearing the RWU bit. The idle character that wakes the receiver does not set the receiver idle bit, IDLE, or the SCI receiver full bit, SCRF. The idle line type bit, ILTY, determines whether the receiver begins counting logic 1s as idle character bits after the start bit or after the stop bit.
- **NOTE:** With the WAKE bit clear, setting the RWU bit after the RxD pin has been idle may cause the receiver to wake up immediately.

# 14.5.3.7 Receiver Interrupts

These sources can generate CPU interrupt requests from the SCI receiver:

- SCI receiver full (SCRF) The SCRF bit in SCS1 indicates that the receive shift register has transferred a character to the SCDR. SCRF can generate a receiver CPU interrupt request. Setting the SCI receive interrupt enable bit, SCRIE, in SCC2 enables the SCRF bit to generate receiver CPU interrupts.
- Idle input (IDLE) The IDLE bit in SCS1 indicates that 10 or 11 consecutive logic 1s shifted in from the RxD pin. The idle line interrupt enable bit, ILIE, in SCC2 enables the IDLE bit to generate CPU interrupt requests.

#### 14.5.3.8 Error Interrupts

These receiver error flags in SCS1 can generate CPU interrupt requests:

 Receiver overrun (OR) — The OR bit indicates that the receive shift register shifted in a new character before the previous character was read from the SCDR. The previous character remains in the SCDR, and the new character is lost. The overrun interrupt enable bit, ORIE, in SCC3 enables OR to generate SCI error CPU interrupt requests.

- Noise flag (NF) The NF bit is set when the SCI detects noise on incoming data or break characters, including start, data, and stop bits. The noise error interrupt enable bit, NEIE, in SCC3 enables NF to generate SCI error CPU interrupt requests.
- Framing error (FE) The FE bit in SCS1 is set when a logic 0 occurs where the receiver expects a stop bit. The framing error interrupt enable bit, FEIE, in SCC3 enables FE to generate SCI error CPU interrupt requests.
- Parity error (PE) The PE bit in SCS1 is set when the SCI detects a parity error in incoming data. The parity error interrupt enable bit, PEIE, in SCC3 enables PE to generate SCI error CPU interrupt requests.

# 14.6 Low-Power Modes

The WAIT and STOP instructions put the MCU in low powerconsumption standby modes.

# 14.6.1 Wait Mode

The SCI module remains active in wait mode. Any enabled CPU interrupt request from the SCI module can bring the MCU out of wait mode.

If SCI module functions are not required during wait mode, reduce power consumption by disabling the module before executing the WAIT instruction.

# 14.6.2 Stop Mode

The SCI module is inactive in stop mode. The STOP instruction does not affect SCI register states. SCI module operation resumes after the MCU exits stop mode.

Because the internal clock is inactive during stop mode, entering stop mode during an SCI transmission or reception results in invalid data.

**Technical Data** 

# 14.7 I/O Signals

Port B shares two of its pins with the SCI module. The two SCI I/O pins are:

- TxD Transmit data
- RxD Receive data

# 14.7.1 TxD (Transmit Data)

The TxD pin is the serial data output from the SCI transmitter. The SCI shares the TxD pin with port B. When the SCI is enabled, the TxD pin is an output regardless of the state of the DDRB5 bit in data direction register B (DDRB).

# 14.7.2 RxD (Receive Data)

The RxD pin is the serial data input to the SCI receiver. The SCI shares the RxD pin with port B. When the SCI is enabled, the RxD pin is an input regardless of the state of the DDRB4 bit in data direction register B (DDRB).

# 14.8 I/O Registers

These I/O registers control and monitor SCI operation:

- SCI control register 1 (SCC1)
- SCI control register 2 (SCC2)
- SCI control register 3 (SCC3)
- SCI status register 1 (SCS1)
- SCI status register 2 (SCS2)
- SCI data register (SCDR)
- SCI baud rate register (SCBR)

# 14.8.1 SCI Control Register 1

SCI control register 1 (SCC1):

- Enables loop mode operation
- Enables the SCI
- Controls output polarity
- Controls character length
- Controls SCI wakeup method
- Controls idle character detection
- Enables parity function
- Controls parity type

#### Address: \$0013





LOOPS — Loop Mode Select Bit

This read/write bit enables loop mode operation. In loop mode the RxD pin is disconnected from the SCI, and the transmitter output goes into the receiver input. Both the transmitter and the receiver must be enabled to use loop mode. Reset clears the LOOPS bit.

- 1 = Loop mode enabled
- 0 = Normal operation enabled
- ENSCI Enable SCI Bit

This read/write bit enables the SCI and the SCI baud rate generator. Clearing ENSCI sets the SCTE and TC bits in SCI status register 1 and disables transmitter interrupts. Reset clears the ENSCI bit.

- 1 = SCI enabled
- 0 = SCI disabled

**Technical Data** 

# TXINV — Transmit Inversion Bit

This read/write bit reverses the polarity of transmitted data. Reset clears the TXINV bit.

1 = Transmitter output inverted

- 0 = Transmitter output not inverted
- **NOTE:** Setting the TXINV bit inverts all transmitted values, including idle, break, start, and stop bits.

M — Mode (Character Length) Bit

This read/write bit determines whether SCI characters are eight or nine bits long. (See **Table 14-5**.) The ninth bit can serve as an extra stop bit, as a receiver wakeup signal, or as a parity bit. Reset clears the M bit.

1 = 9-bit SCI characters 0 = 8-bit SCI characters

WAKE — Wakeup Condition Bit

This read/write bit determines which condition wakes up the SCI: a logic 1 (address mark) in the most significant bit position of a received character or an idle condition on the RxD pin. Reset clears the WAKE bit.

1 = Address mark wakeup

0 = Idle line wakeup

ILTY — Idle Line Type Bit

This read/write bit determines when the SCI starts counting logic 1s as idle character bits. The counting begins either after the start bit or after the stop bit. If the count begins after the start bit, then a string of logic 1s preceding the stop bit may cause false recognition of an idle character. Beginning the count after the stop bit avoids false idle character recognition, but requires properly synchronized transmissions. Reset clears the ILTY bit.

1 = Idle character bit count begins after stop bit.

0 =Idle character bit count begins after start bit.

PEN — Parity Enable Bit

This read/write bit enables the SCI parity function. (See **Table 14-5**.) When enabled, the parity function inserts a parity bit in the most significant bit position. (See **Figure 14-3**.) Reset clears the PEN bit.

- 1 = Parity function enabled
- 0 = Parity function disabled
- PTY Parity Bit

This read/write bit determines whether the SCI generates and checks for odd parity or even parity. (See **Table 14-5**.) Reset clears the PTY bit.

- 1 = Odd parity
- 0 = Even parity
- **NOTE:** Changing the PTY bit in the middle of a transmission or reception can generate a parity error.

| Control Bits |         | Character Format |        |      |              |                     |
|--------------|---------|------------------|--------|------|--------------|---------------------|
| М            | PEN-PTY | Start<br>Bits    | Parity |      | Stop<br>Bits | Character<br>Length |
| 0            | 0X      | 1                | 8      | None | 1            | 10 Bits             |
| 1            | 0X      | 1                | 9      | None | 1            | 11 Bits             |
| 0            | 10      | 1                | 7      | Even | 1            | 10 Bits             |
| 0            | 11      | 1                | 7      | Odd  | 1            | 10 Bits             |
| 1            | 10      | 1                | 8      | Even | 1            | 11 Bits             |
| 1            | 11      | 1                | 8      | Odd  | 1            | 11 Bits             |

**Table 14-5. Character Format Selection** 

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

**Technical Data** 

# 14.8.2 SCI Control Register 2

SCI control register 2 (SCC2):

- Enables these CPU interrupt requests:
  - Enables the SCTE bit to generate transmitter CPU interrupt requests
  - Enables the TC bit to generate transmitter CPU interrupt requests
  - Enables the SCRF bit to generate receiver CPU interrupt requests
  - Enables the IDLE bit to generate receiver CPU interrupt requests
- Enables the transmitter
- Enables the receiver
- Enables SCI wakeup
- Transmits SCI break characters

Address: \$0014



Figure 14-10. SCI Control Register 2 (SCC2)

SCTIE — SCI Transmit Interrupt Enable Bit

This read/write bit enables the SCTE bit to generate SCI transmitter CPU interrupt requests. Setting the SCTIE bit in SCC3 enables the SCTE bit to generate CPU interrupt requests. Reset clears the SCTIE bit.

- 1 = SCTE enabled to generate CPU interrupt
- 0 = SCTE not enabled to generate CPU interrupt

TCIE — Transmission Complete Interrupt Enable Bit

This read/write bit enables the TC bit to generate SCI transmitter CPU interrupt requests. Reset clears the TCIE bit.

- 1 = TC enabled to generate CPU interrupt requests
- 0 = TC not enabled to generate CPU interrupt requests
- SCRIE SCI Receive Interrupt Enable Bit

This read/write bit enables the SCRF bit to generate SCI receiver CPU interrupt requests. Setting the SCRIE bit in SCC3 enables the SCRF bit to generate CPU interrupt requests. Reset clears the SCRIE bit.

- 1 = SCRF enabled to generate CPU interrupt
- 0 = SCRF not enabled to generate CPU interrupt
- ILIE Idle Line Interrupt Enable Bit

This read/write bit enables the IDLE bit to generate SCI receiver CPU interrupt requests. Reset clears the ILIE bit.

- 1 = IDLE enabled to generate CPU interrupt requests
- 0 = IDLE not enabled to generate CPU interrupt requests
- TE Transmitter Enable Bit

Setting this read/write bit begins the transmission by sending a preamble of 10 or 11 logic 1s from the transmit shift register to the TxD pin. If software clears the TE bit, the transmitter completes any transmission in progress before the TxD returns to the idle condition (logic 1). Clearing and then setting TE during a transmission queues an idle character to be sent after the character currently being transmitted. Reset clears the TE bit.

1 = Transmitter enabled

0 = Transmitter disabled

- **NOTE:** Writing to the TE bit is not allowed when the enable SCI bit (ENSCI) is clear. ENSCI is in SCI control register 1.
  - RE Receiver Enable Bit

Setting this read/write bit enables the receiver. Clearing the RE bit disables the receiver but does not affect receiver interrupt flag bits. Reset clears the RE bit.

- 1 = Receiver enabled
- 0 = Receiver disabled

- **NOTE:** Writing to the RE bit is not allowed when the enable SCI bit (ENSCI) is clear. ENSCI is in SCI control register 1.
  - RWU Receiver Wakeup Bit

This read/write bit puts the receiver in a standby state during which receiver interrupts are disabled. The WAKE bit in SCC1 determines whether an idle input or an address mark brings the receiver out of the standby state and clears the RWU bit. Reset clears the RWU bit.

- 1 = Standby state
- 0 = Normal operation
- SBK Send Break Bit

Setting and then clearing this read/write bit transmits a break character followed by a logic 1. The logic 1 after the break character guarantees recognition of a valid start bit. If SBK remains set, the transmitter continuously transmits break characters with no logic 1s between them. Reset clears the SBK bit.

1 = Transmit break characters

- 0 = No break characters being transmitted
- **NOTE:** Do not toggle the SBK bit immediately after setting the SCTE bit. Toggling SBK before the preamble begins causes the SCI to send a break character instead of a preamble.

#### 14.8.3 SCI Control Register 3

SCI control register 3 (SCC3):

- Stores the ninth SCI data bit received and the ninth SCI data bit to be transmitted.
- Enables these interrupts:
  - Receiver overrun interrupts
  - Noise error interrupts
  - Framing error interrupts
  - Parity error interrupts

Address: \$0015



#### R8 — Received Bit 8

When the SCI is receiving 9-bit characters, R8 is the read-only ninth bit (bit 8) of the received character. R8 is received at the same time that the SCDR receives the other eight bits.

When the SCI is receiving 8-bit characters, R8 is a copy of the eighth bit (bit 7). Reset has no effect on the R8 bit.

T8 — Transmitted Bit 8

When the SCI is transmitting 9-bit characters, T8 is the read/write ninth bit (bit 8) of the transmitted character. T8 is loaded into the transmit shift register at the same time that the SCDR is loaded into the transmit shift register. Reset has no effect on the T8 bit.

# ORIE — Receiver Overrun Interrupt Enable Bit

This read/write bit enables SCI error CPU interrupt requests generated by the receiver overrun bit, OR.

- 1 = SCI error CPU interrupt requests from OR bit enabled
- 0 = SCI error CPU interrupt requests from OR bit disabled
- NEIE Receiver Noise Error Interrupt Enable Bit

This read/write bit enables SCI error CPU interrupt requests generated by the noise error bit, NE. Reset clears NEIE.

- 1 = SCI error CPU interrupt requests from NE bit enabled
- 0 = SCI error CPU interrupt requests from NE bit disabled
- FEIE Receiver Framing Error Interrupt Enable Bit

This read/write bit enables SCI error CPU interrupt requests generated by the framing error bit, FE. Reset clears FEIE.

- 1 = SCI error CPU interrupt requests from FE bit enabled
- 0 = SCI error CPU interrupt requests from FE bit disabled
- PEIE Receiver Parity Error Interrupt Enable Bit

This read/write bit enables SCI receiver CPU interrupt requests generated by the parity error bit, PE. Reset clears PEIE.

- 1 = SCI error CPU interrupt requests from PE bit enabled
- 0 = SCI error CPU interrupt requests from PE bit disabled
- **NOTE:** Bits 5 and 4 are reserved for MCUs with a direct-memory access (DMA) module. Because the MC68HC908KX8 does not have a DMA module, these bits should not be set.

#### 14.8.4 SCI Status Register 1

SCI status register 1 (SCS1) contains flags to signal these conditions:

- Transfer of SCDR data to transmit shift register complete
- Transmission complete
- Transfer of receive shift register data to SCDR complete
- Receiver input idle
- Receiver overrun
- Noisy data
- Framing error
- Parity error

#### Address: \$0016



SCTE — SCI Transmitter Empty Bit

This clearable, read-only bit is set when the SCDR transfers a character to the transmit shift register. SCTE can generate an SCI transmitter CPU interrupt request. When the SCTIE bit in SCC2 is set, SCTE generates an SCI transmitter CPU interrupt request. In normal operation, clear the SCTE bit by reading SCS1 with SCTE set and then writing to SCDR. Reset sets the SCTE bit.

- 1 = SCDR data transferred to transmit shift register
- 0 = SCDR data not transferred to transmit shift register

TC — Transmission Complete Bit

This read-only bit is set when the SCTE bit is set, and no data, preamble, or break character is being transmitted. TC generates an SCI transmitter CPU interrupt request if the TCIE bit in SCC2 is also set. TC is cleared automatically when data, preamble, or break is

Technical Data

queued and ready to be sent. There may be up to 1.5 transmitter clocks of latency between queueing data, preamble, and break and the transmission actually starting. Reset sets the TC bit.

- 1 = No transmission in progress
- 0 = Transmission in progress
- SCRF SCI Receiver Full Bit

This clearable, read-only bit is set when the data in the receive shift register transfers to the SCI data register. SCRF can generate an SCI receiver CPU interrupt request. When the SCRIE bit in SCC2 is set the SCRF generates a CPU interrupt request. In normal operation, clear the SCRF bit by reading SCS1 with SCRF set and then reading the SCDR. Reset clears SCRF.

- 1 = Received data available in SCDR
- 0 = Data not available in SCDR
- IDLE Receiver Idle Bit

This clearable, read-only bit is set when 10 or 11 consecutive logic 1s appear on the receiver input. IDLE generates an SCI error CPU interrupt request if the ILIE bit in SCC2 is also set. Clear the IDLE bit by reading SCS1 with IDLE set and then reading the SCDR. After the receiver is enabled, it must receive a valid character that sets the SCRF bit before an idle condition can set the IDLE bit. Also, after the IDLE bit has been cleared, a valid character must again set the SCRF bit before an idle condition can set the IDLE bit. Reset clears the IDLE bit.

- 1 = Receiver input idle
- 0 = Receiver input active (or idle since the IDLE bit was cleared)
- OR Receiver Overrun Bit

This clearable, read-only bit is set when software fails to read the SCDR before the receive shift register receives the next character. The OR bit generates an SCI error CPU interrupt request if the ORIE bit in SCC3 is also set. The data in the shift register is lost, but the data already in the SCDR is not affected. Clear the OR bit by reading SCS1 with OR set and then reading the SCDR. Reset clears the OR bit.

1 = Receive shift register full and SCRF = 1

0 = No receiver overrun

Software latency may allow an overrun to occur between reads of SCS1 and SCDR in the flag-clearing sequence. Figure 14-13 shows the normal flag-clearing sequence and an example of an overrun caused by a delayed flag-clearing sequence. The delayed read of SCDR does not clear the OR bit because OR was not set when SCS1 was read. Byte 2 caused the overrun and is lost. The next flag-clearing sequence reads byte 3 in the SCDR instead of byte 2.

In applications that are subject to software latency or in which it is important to know which byte is lost due to an overrun, the flag-clearing routine can check the OR bit in a second read of SCS1 after reading the data register.



Figure 14-13. Flag Clearing Sequence

# NF — Receiver Noise Flag Bit

This clearable, read-only bit is set when the SCI detects noise on the RxD pin. NF generates an NF CPU interrupt request if the NEIE bit in SCC3 is also set. Clear the NF bit by reading SCS1 and then reading the SCDR. Reset clears the NF bit.

1 = Noise detected

0 = No noise detected

# FE — Receiver Framing Error Bit

This clearable, read-only bit is set when a logic 0 is accepted as the stop bit. FE generates an SCI error CPU interrupt request if the FEIE bit in SCC3 also is set. Clear the FE bit by reading SCS1 with FE set and then reading the SCDR. Reset clears the FE bit.

1 = Framing error detected

0 = No framing error detected

# PE — Receiver Parity Error Bit

This clearable, read-only bit is set when the SCI detects a parity error in incoming data. PE generates a PE CPU interrupt request if the PEIE bit in SCC3 is also set. Clear the PE bit by reading SCS1 with PE set and then reading the SCDR. Reset clears the PE bit.

1 = Parity error detected

0 = No parity error detected

#### 14.8.5 SCI Status Register 2

SCI status register 2 (SCS2) contains flags to signal these conditions:

- Break character detected
- Incoming data

Address: \$0017





#### BKF — Break Flag Bit

This clearable, read-only bit is set when the SCI detects a break character on the RxD pin. In SCS1, the FE and SCRF bits are also set. In 9-bit character transmissions, the R8 bit in SCC3 is cleared. BKF does not generate a CPU interrupt request. Clear BKF by reading SCS2 with BKF set and then reading the SCDR. Once cleared, BKF can become set again only after logic 1s again appear on the RxD pin followed by another break character. Reset clears the BKF bit.

1 = Break character detected

0 = No break character detected

RPF — Reception-in-Progress Flag Bit

This read-only bit is set when the receiver detects a logic 0 during the RT1 time period of the start bit search. RPF does not generate an interrupt request. RPF is reset after the receiver detects false start bits (usually from noise or a baud rate mismatch), or when the receiver detects an idle character. Polling RPF before disabling the SCI module or entering stop mode can show whether a reception is in progress.

1 = Reception in progress

0 = No reception in progress

**Technical Data** 

#### 14.8.6 SCI Data Register

The SCI data register (SCDR) is the buffer between the internal data bus and the receive and transmit shift registers. Reset has no effect on data in the SCI data register.

Address: \$0018

|        | Bit 7                 | 6  | 5  | 4  | 3  | 2  | 1  | Bit 0 |
|--------|-----------------------|----|----|----|----|----|----|-------|
| Read:  | R7                    | R6 | R5 | R4 | R3 | R2 | R1 | R0    |
| Write: | T7                    | Т6 | T5 | T4 | Т3 | T2 | T1 | T0    |
| Pocot: | t Inaffacted by reset |    |    |    |    |    |    |       |

Reset:

Unaffected by reset

# Figure 14-15. SCI Data Register (SCDR)

R7/T7-R0/T0 — Receive/Transmit Data Bits

Reading address \$0018 accesses the read-only received data bits, R7-R0. Writing to address \$0018 writes the data to be transmitted, T7–T0. Reset has no effect on the SCI data register.

NOTE: Do not use read-modify-write instructions on the SCI data register.

#### 14.8.7 SCI Baud Rate Register

The baud rate register (SCBR) selects the baud rate for both the receiver and the transmitter.

Address: \$0019 Bit 7 6 5 4 3 2 1 Bit 0 0 0 Read: SCP1 SCP0 SCR2 SCR1 SCR0 R Write: 0 0 0 0 0 0 0 Reset: 0 = Unimplemented = Reserved R Figure 14-16. SCI Baud Rate Register (SCBR)

SCP1 and SCP0 — SCI Baud Rate Prescaler Bits

These read/write bits select the baud rate prescaler divisor as shown in **Table 14-6**. Reset clears SCP1 and SCP0.

Table 14-6. SCI Baud Rate Prescaling

| SCP[1:0] | Prescaler Divisor (PD) |  |  |  |
|----------|------------------------|--|--|--|
| 00       | 1                      |  |  |  |
| 01       | 3                      |  |  |  |
| 10       | 4                      |  |  |  |
| 11       | 13                     |  |  |  |

SCR2–SCR0 — SCI Baud Rate Select Bits

These read/write bits select the SCI baud rate divisor as shown in **Table 14-7**. Reset clears SCR2–SCR0.

Table 14-7. SCI Baud Rate Selection

| SCR[2:1:0] | Baud Rate Divisor (BD) |  |  |  |
|------------|------------------------|--|--|--|
| 000        | 1                      |  |  |  |
| 001        | 2                      |  |  |  |
| 010        | 4                      |  |  |  |
| 011        | 8                      |  |  |  |
| 100        | 16                     |  |  |  |
| 101        | 32                     |  |  |  |
| 110        | 64                     |  |  |  |
| 111        | 128                    |  |  |  |

Use this formula to calculate the SCI baud rate:

Baud rate = 
$$\frac{f_{BAUDCLK}}{64 \times PD \times BD}$$

where:

f<sub>BAUDCLK</sub> = baud clock frequency

PD = prescaler divisor

BD = baud rate divisor

Table 14-8 shows the SCI baud rates that can be generated with a4.9152-MHz CGMXCLK frequency.

| SCP[1:0] | Prescaler<br>Divisor<br>(PD) | SCR[2:1:0] | Baud Rate<br>Divisor<br>(BD) | Baud Rate<br>( <sup>f</sup> BAUDCLK = 4.9152 MHz) |
|----------|------------------------------|------------|------------------------------|---------------------------------------------------|
| 00       | 1                            | 000        | 1                            | 76,800                                            |
| 00       | 1                            | 001        | 2                            | 38,400                                            |
| 00       | 1                            | 010        | 4                            | 19,200                                            |
| 00       | 1                            | 011        | 8                            | 9600                                              |
| 00       | 1                            | 100        | 16                           | 4800                                              |
| 00       | 1                            | 101        | 32                           | 2400                                              |
| 00       | 1                            | 110        | 64                           | 1200                                              |
| 00       | 1                            | 111        | 128                          | 600                                               |
| 01       | 3                            | 000        | 1                            | 25,600                                            |
| 01       | 3                            | 001        | 2                            | 12,800                                            |
| 01       | 3                            | 010        | 4                            | 6400                                              |
| 01       | 3                            | 011        | 8                            | 3200                                              |
| 01       | 3                            | 100        | 16                           | 1600                                              |
| 01       | 3                            | 101        | 32                           | 800                                               |
| 01       | 3                            | 110        | 64                           | 400                                               |
| 01       | 3                            | 111        | 128                          | 200                                               |
| 10       | 4                            | 000        | 1                            | 19,200                                            |
| 10       | 4                            | 001        | 2                            | 9600                                              |
| 10       | 4                            | 010        | 4                            | 4800                                              |
| 10       | 4                            | 011        | 8                            | 2400                                              |
| 10       | 4                            | 100        | 16                           | 1200                                              |
| 10       | 4                            | 101        | 32                           | 600                                               |
| 10       | 4                            | 110        | 64                           | 300                                               |
| 10       | 4                            | 111        | 128                          | 150                                               |
| 11       | 13                           | 000        | 1                            | 5908                                              |
| 11       | 13                           | 001        | 2                            | 2954                                              |
| 11       | 13                           | 010        | 4                            | 1477                                              |
| 11       | 13                           | 011        | 8                            | 739                                               |
| 11       | 13                           | 100        | 16                           | 369                                               |
| 11       | 13                           | 101        | 32                           | 185                                               |
| 11       | 13                           | 110        | 64                           | 92                                                |
| 11       | 13                           | 111        | 128                          | 46                                                |

# Table 14-8. SCI Baud Rate Selection Examples

**Technical Data** 

# Section 15. Timebase Module (TBM)

# 15.1 Contents

| 15.2 Introduction              |
|--------------------------------|
| 15.3 Features                  |
| 15.4 Functional Description    |
| 15.5 Interrupts                |
| 15.6 TBM Interrupt Rate        |
| 15.7 Low-Power Modes           |
| 15.7.1 Wait Mode               |
| 15.7.2 Stop Mode               |
| 15.8 Timebase Control Register |

# **15.2 Introduction**

This section describes the timebase module (TBM). The TBM will generate periodic interrupts at user selectable rates using a counter clocked by either the internal or external clock sources. This TBM version uses 15 divider stages, eight of which are user selectable.

# **15.3 Features**

Features of the TBM module include:

- Software configurable periodic interrupts with divide-by-1, 16, 128, 256, 1024, 2048, 4096, and 32,768 taps of the selected clock source
- Configurable for operation during stop mode to allow periodic wake up from stop

# **15.4 Functional Description**

This module can generate a periodic interrupt by dividing the clock source supplied from the internal clock generator module, TBMCLK. Note that this clock source is the external clock ECLK when the ECGON bit in the ICG control register (ICGCR) is set. Otherwise, TBMCLK is driven at the internally generated clock frequency (ICLK). In other words, if the external clock is enabled it will be used as the TBMCLK, even if the MCU bus clock is based on the internal clock.

The counter is initialized to all 0s when TBON bit is cleared. The counter, shown in **Figure 15-1**, starts counting when the TBON bit is set. When the counter overflows at the tap selected by TBR2–TBR0, the TBIF bit gets set. If the TBIE bit is set, an interrupt request is sent to the CPU. The TBIF flag is cleared by writing a 1 to the TACK bit. The first time the TBIF flag is set after enabling the timebase module, the interrupt is generated at approximately half of the overflow period. Subsequent events occur at the exact period.

The timebase module may remain active after execution of the STOP instruction if the internal clock generator has been enabled to operate during stop mode through the OSCENINSTOP bit in the configuration register. The timebase module can be used in this mode to generate a periodic wakeup from stop mode.

**Technical Data** 



Figure 15-1. Timebase Block Diagram

# 15.5 Interrupts

The timebase module can periodically interrupt the CPU with a rate defined by the selected TBMCLK and the select bits TBR2–TBR0. When the timebase counter chain rolls over, the TBIF flag is set. If the TBIE bit is set, enabling the timebase interrupt, the counter chain overflow will generate a CPU interrupt request.

Interrupts must be acknowledged by writing a logic 1 to the TACK bit.

# 15.6 TBM Interrupt Rate

The interrupt rate is determined by the equation:

$$t_{\text{TBMRATE}} = \frac{1}{f_{\text{TBMRATE}}} = \frac{\text{Divider}}{f_{\text{TBMCLK}}}$$

where:

- f<sub>TBMCLK</sub> = Frequency supplied from the internal clock generator (ICG) module
- Divider = Divider value as determined by TBR2–TBR0 settings. See Table 15-1.

As an example, a clock source of 4.9152 MHz and the TBR2–TBR0 set to {011}, the divider tap is 128 and the interrupt rate calculates to 128/4.9152 x  $10^6$  = 26 µs.

| TBR2 | TBR1 | TBR0 | Divider Tap |
|------|------|------|-------------|
| 0    | 0    | 0    | 32768       |
| 0    | 0    | 1    | 8192        |
| 0    | 1    | 0    | 2048        |
| 0    | 1    | 1    | 128         |
| 1    | 0    | 0    | 64          |
| 1    | 0    | 1    | 32          |
| 1    | 1    | 0    | 16          |
| 1    | 1    | 1    | 1           |

Table 15-1. Timebase Divider Selection

**NOTE:** Do not change TBR2–TBR0 bits while the timebase is enabled (TBON = 1).

**Technical Data** 

# **15.7 Low-Power Modes**

The WAIT and STOP instructions put the MCU in low powerconsumption standby modes.

#### 15.7.1 Wait Mode

The timebase module remains active after execution of the WAIT instruction. In wait mode the timebase register is not accessible by the CPU.

If the timebase functions are not required during wait mode, reduce the power consumption by stopping the timebase before executing the WAIT instruction.

#### 15.7.2 Stop Mode

The timebase module may remain active after execution of the STOP instruction if the internal clock generator has been enabled to operate during stop mode through the OSCENINSTOP bit in the configuration register. The timebase module can be used in this mode to generate a periodic wake up from stop mode.

If the internal clock generator has not been enabled to operate in stop mode, the timebase module will not be active during stop mode. In stop mode, the timebase register is not accessible by the CPU.

If the timebase functions are not required during stop mode, reduce power consumption by disabling the timebase module before executing the STOP instruction.

# 15.8 Timebase Control Register

The timebase has one register, the timebase control register (TBCR), which is used to enable the timebase interrupts and set the rate.

Address: \$001C



Figure 15-2. Timebase Control Register (TBCR)

TBIF — Timebase Interrupt Flag

This read-only flag bit is set when the timebase counter has rolled over.

1 = Timebase interrupt pending

0 = Timebase interrupt not pending

TBR2–TBR0 — Timebase Divider Selection Bits

These read/write bits select the tap in the counter to be used for timebase interrupts as shown in **Table 15-1**.

# **NOTE:** Do not change TBR2–TBR0 bits while the timebase is enabled (TBON = 1).

TACK— Timebase ACKnowledge Bit

The TACK bit is a write-only bit and always reads as 0. Writing a logic 1 to this bit clears TBIF, the timebase interrupt flag bit. Writing a logic 0 to this bit has no effect.

1 = Clear timebase interrupt flag

0 = No effect

TBIE — Timebase Interrupt Enabled Bit

This read/write bit enables the timebase interrupt when the TBIF bit becomes set. Reset clears the TBIE bit.

1 = Timebase interrupt is enabled.

0 = Timebase interrupt is disabled.

**Technical Data** 

## TBON — Timebase Enabled Bit

This read/write bit enables the timebase. Timebase may be turned off to reduce power consumption when its function is not necessary. The counter can be initialized by clearing and then setting this bit. Reset clears the TBON bit.

1 = Timebase is enabled.

0 = Timebase is disabled and the counter initialized to 0s.

**Technical Data** 

# Section 16. Timer Interface Module (TIM)

# 16.1 Contents

| 16.2 Introduction                               |
|-------------------------------------------------|
| 16.3 Features                                   |
| 16.4 Functional Description                     |
| 16.4.1 TIM Counter Prescaler                    |
| 16.4.2 Input Capture                            |
| 16.4.3 Output Compare                           |
| 16.4.4 Unbuffered Output Compare                |
| 16.4.5 Buffered Output Compare                  |
| 16.4.6 Pulse-Width Modulation (PWM)             |
| 16.4.7 Unbuffered PWM Signal Generation         |
| 16.4.8 Buffered PWM Signal Generation           |
| 16.4.9 PWM Initialization                       |
| 16.5 Interrupts                                 |
| 16.6 Low-Power Modes                            |
| 16.6.1 Wait Mode                                |
| 16.6.2 Stop Mode                                |
| 16.7 I/O Signals                                |
| 16.8 I/O Registers                              |
| 16.8.1 TIM Status and Control Register          |
| 16.8.2 TIM Counter Registers                    |
| 16.8.3 TIM Counter Modulo Registers             |
| 16.8.4 TIM Channel Status and Control Registers |
| 16.8.5 TIM Channel Registers                    |

# 16.2 Introduction

This section describes the timer interface module (TIM). The TIM is a 2-channel timer that provides a timing reference with input capture, output compare, and pulse-width modulation functions. **Figure 16-1** is a block diagram of the TIM.



Figure 16-1. TIM Block Diagram

| Addr.    | Register Name                  |        | Bit 7  | 6          | 5      | 4           | 3              | 2     | 1    | Bit 0  |
|----------|--------------------------------|--------|--------|------------|--------|-------------|----------------|-------|------|--------|
|          | Timer Status and Control       | Read:  | TOF    | TOIL       | TOTOD  | 0           | 0              | DCO   | D01  | DCO    |
| \$0020   | Register (TSC)                 | Write: | 0      | TOIE       | TSTOP  | TRST        |                | PS2   | PS1  | PS0    |
|          | See page 231.                  | Reset: | 0      | 0          | 1      | 0           | 0              | 0     | 0    | 0      |
|          | Timer Counter Register         | Read:  | Bit 15 | 14         | 13     | 12          | 11             | 10    | 9    | Bit 8  |
| \$0021   | High (TCNTH)                   | Write: |        |            |        |             |                |       |      |        |
|          | See page 233.                  | Reset: | 0      | 0          | 0      | 0           | 0              | 0     | 0    | 0      |
|          | Timer Counter Register         | Read:  | Bit 7  | 6          | 5      | 4           | 3              | 2     | 1    | Bit 0  |
| \$0022   | Low (TCNTL)                    | Write: |        |            |        |             |                |       |      |        |
|          | See page 233.                  | Reset: | 0      | 0          | 0      | 0           | 0              | 0     | 0    | 0      |
|          | Timer Counter Modulo           | Read:  | Bit 15 | 14         | 13     | 12          | 11             | 10    | 9    | Bit 8  |
| \$0023   | Register High (TMODH)          | Write: | DIL IO | 14         | 15     | 12          |                | 10    | 0    | DILO   |
|          | See page 234.                  | Reset: | 1      | 1          | 1      | 1           | 1              | 1     | 1    | 1      |
|          | Timer Counter Modulo           | Read:  | Bit 7  | 6          | 5      | 4           | 3              | 2     | 1    | Bit 0  |
| \$0024   | Register Low (TMODL)           | Write: | DIL I  | 0          | 5      | 4           | 3              | 2     | I    | DILU   |
|          | See page 234.                  | Reset: | 1      | 1          | 1      | 1           | 1              | 1     | 1    | 1      |
|          | Timer Channel 0 Status         | Read:  | CH0F   | CHOIE      | 14005  | MS0A        | DA ELSOB       | ELS0A | TOV0 | CH0MAX |
| \$0025   | and Control Register<br>(TSC0) | Write: | 0      | CHUIE      | MS0B   | MOUA        |                |       |      | CHUWAA |
|          | See page 235.                  | Reset: | 0      | 0          | 0      | 0           | 0              | 0     | 0    | 0      |
|          | Timer Channel 0 Register       | Read:  | Bit 15 | 14         | 13     | 12          | 11             | 10    | 9    | Bit 8  |
| \$0026   | High (TCH0H)                   | Write: | DIL IO | 14         | 15     | 12          | 11             | 10    | 9    | DILO   |
|          | See page 239.                  | Reset: |        |            |        | Indetermina | te after reset |       |      |        |
| Timor Ch | Timer Channel 0 Register       | Read:  | Bit 7  | 6          | 5      | 4           | 3              | 2     | 1    | Bit 0  |
| \$0027   | Low (TCH0L)                    | Write: | DIL    | 0          | 5      | 4           | 5              | 2     | I    | Bit U  |
|          | See page 239.                  | Reset: |        |            |        | Indetermina | te after reset |       |      |        |
|          |                                |        |        | = Unimplei | mented |             |                |       |      |        |

## Figure 16-2 summarizes the timer registers.

Figure 16-2. TIM I/O Register Summary

# **Timer Interface Module (TIM)**



Figure 16-2. TIM I/O Register Summary (Continued)

# 16.3 Features

Features of the TIM include:

- Two input capture/output compare channels:
  - Rising-edge, falling-edge, or any-edge input capture trigger
  - Set, clear, or toggle output compare action
- Buffered and unbuffered pulse-width modulation (PWM) signal generation
- Programmable TIM clock input 7-frequency internal bus clock prescaler selection
- Free-running or modulo up-counter operation
- Toggle either channel pin on overflow
- TIM counter stop and reset bits

**Technical Data** 

# **16.4 Functional Description**

**Figure 16-1** shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH and TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence.

The two TIM channels are programmable independently as input capture or output compare channels.

### 16.4.1 TIM Counter Prescaler

The TIM clock source can be one of the seven prescaler outputs. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS2–PS0, in the TIM status and control register select the TIM clock source.

### 16.4.2 Input Capture

With the input capture function, the TIM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TIM latches the contents of the TIM counter into the TIM channel registers, TCHxH and TCHxL. The polarity of the active edge is programmable. Input captures can generate TIM CPU interrupt requests.

### 16.4.3 Output Compare

With the output compare function, the TIM can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIM can set, clear, or toggle the channel pin. Output compares can generate TIM CPU interrupt requests.

#### 16.4.4 Unbuffered Output Compare

Any output compare channel can generate unbuffered output compare pulses as described in **16.4.3 Output Compare**. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIM channel registers.

An unsynchronized write to the TIM channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIM overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIM may pass the new value before it is written.

Use these methods to synchronize unbuffered changes in the output compare value on channel x:

- When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value.
- When changing to a larger output compare value, enable channel x TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current counter overflow period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same counter overflow period.

**Technical Data** 

### 16.4.5 Buffered Output Compare

Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM channel 0 registers initially controls the output on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that control the output are the 1s written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin.

**NOTE:** In buffered output compare operation, do not write new output compare values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered output compares.

### 16.4.6 Pulse-Width Modulation (PWM)

By using the toggle-on-overflow feature with an output compare channel, the TIM can generate a PWM signal. The value in the TIM counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIM counter modulo registers. The time between overflows is the period of the PWM signal.

As **Figure 16-3** shows, the output compare value in the TIM channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIM to clear the channel pin on output compare if the state of the PWM pulse is logic 1. Program the TIM to set the pin on overflow if the state of the PWM pulse is logic 0.

The value in the TIM counter modulo registers and the selected prescaler output determines the frequency of the PWM output. The frequency of an 8-bit PWM signal is variable in 256 increments. Writing

\$00FF (255) to the TIM counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is \$000. See **16.8.1 TIM Status and Control Register**.



Figure 16-3. PWM Period and Pulse Width

The value in the TIM channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIM channel registers produces a duty cycle of 128/256 or 50 percent.

### 16.4.7 Unbuffered PWM Signal Generation

Any output compare channel can generate unbuffered PWM pulses as described in **16.4.6 Pulse-Width Modulation (PWM)**. The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIM channel registers.

An unsynchronized write to the TIM channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIM overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIM may pass the new value before it is written.

**Technical Data** 

Use these methods to synchronize unbuffered changes in the PWM pulse width on channel x:

- When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value.
- When changing to a longer pulse width, enable channel x TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period.
- **NOTE:** In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0 percent duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.

### 16.4.8 Buffered PWM Signal Generation

Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the pulse width of the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The TIM channel 0 registers initially control the pulse width on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM channel registers (0 or 1) that control the pulse width are the 1s written to last. TSC0 controls and monitors the buffered PWM function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin.

**NOTE:** In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered PWM signals.

### 16.4.9 PWM Initialization

To ensure correct operation when generating unbuffered or buffered PWM signals, use this initialization procedure:

- 1. In the TIM status and control register (TSC):
  - a. Stop the TIM counter by setting the TIM stop bit, TSTOP.
  - b. Reset the TIM counter by setting the TIM reset bit, TRST.
- 2. In the TIM counter modulo registers (TMODH and TMODL), write the value for the required PWM period.
- 3. In the TIM channel x registers (TCHxH and TCHxL), write the value for the required pulse width.
- 4. In TIM channel x status and control register (TSCx):
  - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB and MSxA. See Table 16-2.
  - b. Write 1 to the toggle-on-overflow bit, TOVx.
  - Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB and ELSxA. The output action on compare must force the output to the complement of the pulse width level. See Table 16-2.
- **NOTE:** In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0 percent duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.
  - 5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP.

**Technical Data** 

Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H and TCH0L) initially control the buffered PWM output. TIM status control register 0 (TSCR0) controls and monitors the PWM signal from the linked channels.

Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0 percent duty cycle output.

Setting the channel x maximum duty cycle bit (CHxMAX) and clearing the TOVx bit generates a 100 percent duty cycle output. See **16.8.4 TIM** Channel Status and Control Registers.

# 16.5 Interrupts

These TIM sources can generate interrupt requests:

- TIM overflow flag (TOF) The timer counter value changes on the falling edge of the internal bus clock. The timer overflow flag (TOF) bit is set on the falling edge of the internal bus clock following the timer rollover to \$0000. The TIM overflow interrupt enable bit, TOIE, enables TIM overflow interrupt requests. TOF and TOIE are in the TIM status and control registers.
- TIM channel flags (CH1F and CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. Channel x TIM CPU interrupt requests are controlled by the channel x interrupt enable bit, CHxIE. Channel x TIM CPU interrupt requests are enabled when CHxIE = 1. CHxF and CHxIE are in the TIM channel x status and control register.

# 16.6 Low-Power Modes

The WAIT and STOP instructions put the MCU in low powerconsumption standby modes.

#### 16.6.1 Wait Mode

The TIM remains active after the execution of a WAIT instruction. In wait mode the TIM registers are not accessible by the CPU. Any enabled CPU interrupt request from the TIM can bring the MCU out of wait mode.

If TIM functions are not required during wait mode, reduce power consumption by stopping the TIM before executing the WAIT instruction.

### 16.6.2 Stop Mode

The TIM is inactive after the execution of a STOP instruction. The STOP instruction does not affect register conditions or the state of the TIM counter. TIM operation resumes when the MCU exits stop mode after an external interrupt.

## 16.7 I/O Signals

Port A shares two of its pins with the TIM, PTA3/KBD3/TCH1and PTA2/KBD2/TCH0. Each channel input/output (I/O) pin is programmable independently as an input capture pin or an output compare pin. TCH0 can be configured as buffered output compare or buffered PWM pins.

## 16.8 I/O Registers

These I/O registers control and monitor operation of the TIM:

- TIM status and control register (TSC)
- TIM control registers (TCNTH and TCNTL)
- TIM counter modulo registers (TMODH and TMODL)
- TIM channel status and control registers (TSC0 and TSC1)
- TIM channel registers (TCH0H and TCH0L, TCH1H and TCH1L)

**Technical Data** 

## 16.8.1 TIM Status and Control Register

The TIM status and control register (TSC):

- Enables TIM overflow interrupts
- Flags TIM overflows
- Stops the TIM counter
- Resets the TIM counter
- Prescales the TIM counter clock

Address: \$0020





TOF — TIM Overflow Flag Bit

This read/write flag is set when the TIM counter resets to \$0000 after reaching the modulo value programmed in the TIM counter modulo registers. Clear TOF by reading the TIM status and control register when TOF is set and then writing a logic 0 to TOF. If another TIM overflow occurs before the clearing sequence is complete, then writing logic 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a logic 1 to TOF has no effect.

- 1 = TIM counter has reached modulo value.
- 0 = TIM counter has not reached modulo value.

TOIE — TIM Overflow Interrupt Enable Bit

This read/write bit enables TIM overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit.

- 1 = TIM overflow interrupts enabled
- 0 = TIM overflow interrupts disabled

TSTOP — TIM Stop Bit

This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit.

1 = TIM counter stopped

- 0 = TIM counter active
- **NOTE:** Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode.

TRST — TIM Reset Bit

Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM counter is reset and always reads as logic 0. Reset clears the TRST bit.

1 = Prescaler and TIM counter cleared

0 = No effect

**NOTE:** Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of \$0000.

PS2–PS0 — Prescaler Select Bits

These read/write bits select one of the seven prescaler outputs as the input to the TIM counter as **Table 16-1** shows. Reset clears the PS2–PS0 bits.

| PS2-PS0 | TIM Clock Source        |  |  |  |  |  |  |
|---------|-------------------------|--|--|--|--|--|--|
| 000     | Internal bus clock ÷1   |  |  |  |  |  |  |
| 001     | Internal bus clock ÷ 2  |  |  |  |  |  |  |
| 010     | Internal bus clock ÷ 4  |  |  |  |  |  |  |
| 011     | Internal bus clock ÷ 8  |  |  |  |  |  |  |
| 100     | Internal bus clock ÷ 16 |  |  |  |  |  |  |
| 101     | Internal bus clock ÷ 32 |  |  |  |  |  |  |
| 110     | Internal bus clock ÷ 64 |  |  |  |  |  |  |
| 111     | Not available           |  |  |  |  |  |  |

**Technical Data** 

### 16.8.2 TIM Counter Registers

The two read-only TIM counter registers (TCNTH and TCNTL) contain the high and low bytes of the value in the TIM counter. Reading the high byte (TCNTH) latches the contents of the low byte (TCNTL) into a buffer. Subsequent reads of TCNTH do not affect the latched TCNTL value until TCNTL is read. Reset clears the TIM counter registers. Setting the TIM reset bit (TRST) also clears the TIM counter registers.

|              | Bit 7       | 6               | 5           | 4  | 3  | 2  | 1 | Bit 0 |  |  |  |  |
|--------------|-------------|-----------------|-------------|----|----|----|---|-------|--|--|--|--|
| Read:        | Bit 15      | 14              | 13          | 12 | 11 | 10 | 9 | Bit 8 |  |  |  |  |
| Write:       |             |                 |             |    |    |    |   |       |  |  |  |  |
| Reset:       | 0           | 0               | 0           | 0  | 0  | 0  | 0 | 0     |  |  |  |  |
|              |             |                 |             |    |    |    |   |       |  |  |  |  |
| Register nam | e and addre | ess: TCN        | ГL — \$0022 |    |    |    |   |       |  |  |  |  |
|              | Bit 7       | 6               | 5           | 4  | 3  | 2  | 1 | Bit 0 |  |  |  |  |
| Read:        | Bit 7       | 6               | 5           | 4  | 3  | 2  | 1 | Bit 0 |  |  |  |  |
| Write:       |             |                 |             |    |    |    |   |       |  |  |  |  |
| Reset:       | 0           | 0               | 0           | 0  | 0  | 0  | 0 | 0     |  |  |  |  |
|              |             | = Unimplemented |             |    |    |    |   |       |  |  |  |  |

Register name and address: TCNTH — \$0021

Figure 16-5. TIM Counter Registers (TCNTH and TCNTL)

#### 16.8.3 TIM Counter Modulo Registers

Register name and address: TMODH - \$0023

The read/write TIM modulo registers (TMODH and TMODL) contain the modulo value for the TIM counter. When the TIM counter reaches the modulo value, the overflow flag (TOF) becomes set, and the TIM counter resumes counting from \$0000 at the next clock. Writing to the high byte (TMODH) inhibits the TOF bit and overflow interrupts until the low byte (TMODL) is written. Reset sets the TIM counter modulo registers.

|                                           | Bit 7  | 6  | 5  | 4  | 3  | 2  | 1 | Bit 0 |  |  |
|-------------------------------------------|--------|----|----|----|----|----|---|-------|--|--|
| Read:<br>Write:                           | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 |  |  |
| Reset:                                    | 1      | 1  | 1  | 1  | 1  | 1  | 1 | 1     |  |  |
| Register name and address: TMODL — \$0024 |        |    |    |    |    |    |   |       |  |  |
|                                           | Bit 7  | 6  | 5  | 4  | 3  | 2  | 1 | Bit 0 |  |  |
| Read:<br>Write:                           | Bit 7  | 6  | 5  | 4  | 3  | 2  | 1 | Bit 0 |  |  |
| Reset:                                    | 1      | 1  | 1  | 1  | 1  | 1  | 1 | 1     |  |  |

Figure 16-6. TIM Counter Modulo Registers (TMODH and TMODL)

**NOTE:** Reset the TIM counter before writing to the TIM counter modulo registers.

Technical Data

### 16.8.4 TIM Channel Status and Control Registers

Each of the TIM channel status and control registers (TSC0 and TSC1):

- Flags input captures and output compares
- Enables input capture and output compare interrupts
- Selects input capture, output compare, or PWM operation
- Selects high, low, or toggling output on output compare
- Selects rising edge, falling edge, or any edge as the active input capture trigger
- Selects output toggling on TIM overflow
- Selects 100 percent PWM duty cycle
- Selects buffered or unbuffered output compare/PWM operation

Register name and address: TSC0 — \$0025

| negister hame and address. 1300 — \$0023 |                 |           |             |      |       |       |      |        |  |  |
|------------------------------------------|-----------------|-----------|-------------|------|-------|-------|------|--------|--|--|
|                                          | Bit 7           | 6         | 5           | 4    | 3     | 2     | 1    | Bit 0  |  |  |
| Read:                                    | CH0F            | CH0IE     | MS0B        | MS0A | ELS0B | ELS0A | TOV0 | CH0MAX |  |  |
| Write:                                   | 0               | CHUIE     | WISOD       | WOUA | ELSUB | ELSUA | 1000 | CHUWAA |  |  |
| Reset:                                   | 0               | 0         | 0           | 0    | 0     | 0     | 0    | 0      |  |  |
|                                          |                 |           |             |      |       |       |      |        |  |  |
| Register na                              | me and add      | dress: TS | C1 — \$0028 | 3    |       |       |      |        |  |  |
|                                          | Bit 7           | 6         | 5           | 4    | 3     | 2     | 1    | Bit 0  |  |  |
| Read:                                    | CH1F            | CH1IE     | 0           | MC1A | ELS1B | ELS1A | TOV1 | CH1MAX |  |  |
| Write:                                   | 0               | CHIE      |             | MS1A | ELOID | ELSIA | 1001 | CHIMAX |  |  |
| Reset:                                   | 0               | 0         | 0           | 0    | 0     | 0     | 0    | 0      |  |  |
|                                          | = Unimplemented |           |             |      |       |       |      |        |  |  |
| -                                        |                 | ,         |             |      | -     |       | _    |        |  |  |



CHxF — Channel x Flag Bit

When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIM counter registers matches the value in the TIM channel x registers.

When TIM CPU interrupt requests are enabled (CHxIE = 1), clear CHxF by reading TIM channel x status and control register with CHxF set and then writing a logic 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing logic 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF.

Reset clears the CHxF bit. Writing a logic 1 to CHxF has no effect.

- 1 = Input capture or output compare on channel x
- 0 = No input capture or output compare on channel x
- CHxIE Channel x Interrupt Enable Bit

This read/write bit enables TIM CPU interrupts on channel x.

Reset clears the CHxIE bit.

- 1 = Channel x CPU interrupt requests
- 0 = Channel x CPU interrupt requests disabled

MS0B — Mode Select Bit B

This read/write bit selects buffered output compare/PWM operation. MS0B exists only in the TIM channel 0 status and control register.

Setting MS0B disables the channel 1 status and control register and reverts TCH1 to general-purpose I/O.

Reset clears the MSxB bit.

- 1 = Buffered output compare/PWM operation enabled
- 0 = Buffered output compare/PWM operation disabled

MSxA — Mode Select Bit A

When ELSxB:A  $\neq$  00, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation. See Table 16-2.

1 = Unbuffered output compare/PWM operation

0 =Input capture operation

When ELSxB:A = 00, this read/write bit selects the initial output level of the TCHx pin. See **Table 16-2**. Reset clears the MSxA bit.

- 1 = Initial output level low
- 0 = Initial output level high
- **NOTE:** Before changing a channel function by writing to the MS0B or MSxA bit, set the TSTOP and TRST bits in the TIM status and control register (TSC).

**Technical Data** 

### ELSxB and ELSxA — Edge/Level Select Bits

When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x.

When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs.

When ELSxB and ELSxA are both clear, channel x is not connected to port A, and pin PTAx/TCHx is available as a general-purpose I/O pin. Table 16-2 shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits.

| MSxB:MSxA | ELSxB:ELSxA | Mode                 | Configuration                                        |
|-----------|-------------|----------------------|------------------------------------------------------|
| X0        | 00          |                      | Pin under port control;<br>initial output level high |
| X1        | 00          | Output preset        | Pin under port control;<br>initial output level low  |
| 00        | 01          |                      | Capture on rising edge only                          |
| 00        | 10          | Input capture        | Capture on falling edge only                         |
| 00        | 11          | 1                    | Capture on rising or falling edge                    |
| 01        | 01          | Output               | Toggle output on compare                             |
| 01        | 10          | compare or           | Clear output on compare                              |
| 01        | 11          | PWM                  | Set output on compare                                |
| 1X        | 01          | Buffered             | Toggle output on compare                             |
| 1X        | 10          | output<br>compare or | Clear output on compare                              |
| 1X        | 11          | buffered PWM         | Set output on compare                                |

Table 16-2. Mode, Edge, and Level Selection

**NOTE:** Before enabling a TIM channel register for input capture operation, make sure that the PTAx/TCHx pin is stable for at least two bus clocks.

TOVx — Toggle On Overflow Bit

When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect. Reset clears the TOVx bit.

- 1 = Channel x pin toggles on TIM counter overflow.
- 0 = Channel x pin does not toggle on TIM counter overflow.
- **NOTE:** When TOVx is set, a TIM counter overflow takes precedence over a channel x output compare if both occur at the same time.
  - CHxMAX Channel x Maximum Duty Cycle Bit

When the TOVx bit is at logic 1 and clear output on compare is selected, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100 percent. As **Figure 16-8** shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at 100 percent duty cycle level until the cycle after CHxMAX is cleared.

**NOTE:** The PWM 0 percent duty cycle is defined as output low all of the time. To generate the 0 percent duty cycle, select clear output on compare and then clear the TOVx bit (CHxMAX = 0). The PWM 100 percent duty cycle is defined as output high all of the time. To generate the 100 percent duty cycle, use the CHxMAX bit in the TSCx register.



Figure 16-8. CHxMAX Latency

238

### 16.8.5 TIM Channel Registers

These read/write registers (TCH0H/L and TCH1H/L) contain the captured TIM counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown.

In input capture mode (MSxB:MSxA = 0:0), reading the high byte of the TIM channel x registers (TCHxH) inhibits input captures until the low byte (TCHxL) is read.

In output compare mode (MSxB:MSxA  $\neq$  0:0), writing to the high byte of the TIM channel x registers (TCHxH) inhibits output compares until the low byte (TCHxL) is written.

| Register name and address: TCH0H — \$0026 |             |           |             |              |               |    |   |       |
|-------------------------------------------|-------------|-----------|-------------|--------------|---------------|----|---|-------|
|                                           | Bit 7       | 6         | 5           | 4            | 3             | 2  | 1 | Bit 0 |
| Read:<br>Write:                           | Bit 15      | 14        | 13          | 12           | 11            | 10 | 9 | Bit 8 |
| Reset:                                    |             |           |             | Indeterminat | e after reset | t  |   |       |
| Register nam                              | e and addre | ess: TCH  | DL — \$0027 |              |               |    |   |       |
|                                           | Bit 7       | 6         | 5           | 4            | 3             | 2  | 1 | Bit 0 |
| Read:<br>Write:                           | Bit 7       | 6         | 5           | 4            | 3             | 2  | 1 | Bit 0 |
| Reset:                                    |             |           |             | Indeterminat | e after reset | t  |   |       |
| Register nam                              | e and addre | ess: TCH1 | IH — \$0029 |              |               |    |   |       |
|                                           | Bit 7       | 6         | 5           | 4            | 3             | 2  | 1 | Bit 0 |
| Read:<br>Write:                           | Bit 15      | 14        | 13          | 12           | 11            | 10 | 9 | Bit 8 |
| Reset:                                    |             |           |             | Indeterminat | e after reset | t  |   |       |
| Register nam                              | e and addre | ess: TCH1 | IL — \$002A |              |               |    |   |       |
|                                           | Bit 7       | 6         | 5           | 4            | 3             | 2  | 1 | Bit 0 |
| Read:<br>Write:                           | Bit 7       | 6         | 5           | 4            | 3             | 2  | 1 | Bit 0 |
| Reset:                                    |             |           |             | Indeterminat | e after reset | t  |   |       |



MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

**Technical Data** 

**Technical Data** 

# Section 17. Analog-to-Digital Converter (ADC)

# 17.1 Contents

| 17.2 Introduction                       |
|-----------------------------------------|
| 17.3 Features                           |
| 17.4 Functional Description             |
| 17.4.1 ADC Port I/O Pins                |
| 17.4.2 Voltage Conversion               |
| 17.4.3 Conversion Time                  |
| 17.4.4 Continuous Conversion            |
| 17.4.5 Accuracy and Precision           |
| 17.5 Interrupts                         |
| 17.6 Low-Power Modes                    |
| 17.6.1 Wait Mode                        |
| 17.6.2 Stop Mode                        |
| 17.7 I/O Signals                        |
| 17.7.1 ADC Analog Power and ADC Voltage |
| Reference Pins                          |
| 17.7.2 ADC Voltage In (ADCVIN)          |
| 17.8 I/O Registers                      |
| 17.8.1 ADC Status and Control Register  |
| 17.8.2 ADC Data Register                |
| 17.8.3 ADC Input Clock Register         |
|                                         |

# 17.2 Introduction

This section describes the 8-bit analog-to-digital converter (ADC).

## 17.3 Features

Features of the ADC module include:

- Four channels with multiplexed input
- Linear successive approximation
- 8-bit resolution
- Single or continuous conversion
- Conversion complete flag or conversion complete interrupt
- Selectable ADC clock

# **17.4 Functional Description**

The ADC provides four pins for sampling external sources at pins PTB3–PTB0. An analog multiplexer allows the single ADC converter to select one of four ADC channels as ADC voltage in (ADCVIN). ADCVIN is converted by the successive approximation register-based counters. When the conversion is completed, ADC places the result in the ADC data register and sets a flag or generates an interrupt. See **Figure 17-1**.

The MC68HC908KX8 uses  $V_{DD}$  as the high voltage reference.

### 17.4.1 ADC Port I/O Pins

PTB3–PTB0 are general-purpose input/output (I/O) pins that are shared with the ADC channels.

The channel select bits define which ADC channel/port pin will be used as the input signal. The ADC overrides the port I/O logic by forcing that pin as input to the ADC. The remaining ADC channels/port pins are controlled by the port I/O logic and can be used as general-purpose I/O. Writes to the port register or DDR will not have any effect on the port pin that is selected by the ADC. Read of a port pin which is in use by the ADC will return a logic 0 if the corresponding DDR bit is at logic 0. If the DDR bit is at logic 1, the value in the port data latch is read.

Technical Data



Figure 17-1. ADC Block Diagram

### 17.4.2 Voltage Conversion

When the input voltage to the ADC equals  $V_{REFH}$  (see 20.10 Trimmed Accuracy of the Internal Clock Generator), the ADC converts the signal to \$FF (full scale). If the input voltage equals  $V_{SS}$ , the ADC converts it to \$00. Input voltages between  $V_{REFH}$  and  $V_{SS}$  are a straight-line linear conversion. All other input voltages will result in \$FF if greater than  $V_{REFH}$  and \$00 if less than  $V_{SS}$ .

**NOTE:** Input voltage should not exceed the high-voltage reference, which in turn should not exceed supply voltages.

#### 17.4.3 Conversion Time

Conversion starts after a write to the ADSCR (ADC status control register, \$003C) and requires between 16 and 17 ADC clock cycles to complete. Conversion time in terms of the number of bus cycles is a function of CGMXCLK frequency, bus frequency, the ADIV prescaler bits, and the ADICLK bit. For example, with a CGMXCLK frequency of 8 MHz, bus frequency of 2 MHz, and fixed ADC clock frequency of 1 MHz, one conversion will take between 16 and 17  $\mu$ s and there will be 32 bus cycles between each conversion. Sample rate is approximately 60 kHz.

Refer to 20.10 Trimmed Accuracy of the Internal Clock Generator.

Conversion time =  $\frac{16 \text{ to } 17 \text{ ADC clock cycles}}{\text{ADC clock frequency}}$ Number of bus cycles = conversion time x bus frequency

### 17.4.4 Continuous Conversion

In continuous conversion mode, the ADC data register will be filled with new data after each conversion. Data from the previous conversion will be overwritten whether that data has been read or not. Conversions will continue until the ADCO bit (ADC status control register, \$003C) is cleared. The COCO bit is set after the first conversion and will stay set until the next write of the ADC status and control register or the next read of the ADC data register.

### 17.4.5 Accuracy and Precision

The conversion process is monotonic and has no missing codes. See **20.10 Trimmed Accuracy of the Internal Clock Generator** for accuracy information.

**Technical Data** 

# 17.5 Interrupts

When the AIEN bit is set, the ADC module is capable of generating a CPU interrupt after each ADC conversion. A CPU interrupt is generated if the COCO bit (ADC status control register, \$003C) is at logic 0. If the COCO bit is set, a direct-memory access (DMA) interrupt is generated.

**NOTE:** Because the MC68HC908KX8 does not have a DMA module, the COCO bit should not be set while interrupts are enabled (AIEN = 1).

The COCO bit is not used as a conversion complete flag when interrupts are enabled.

# 17.6 Low-Power Modes

The following subsections describe the low-power modes.

### 17.6.1 Wait Mode

The ADC continues normal operation during wait mode. Any enabled CPU interrupt request from the ADC can bring the MCU out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting the ADCH[4:0] bits in the ADC status and control register before executing the WAIT instruction.

### 17.6.2 Stop Mode

The ADC module is inactive after the execution of a STOP instruction. Any pending conversion is aborted. ADC conversions resume when the MCU exits stop mode. Allow one conversion cycle to stabilize the analog circuitry before attempting a new ADC conversion after exiting stop mode.

# 17.7 I/O Signals

The ADC module has four channels that are shared with port B pins. Refer to **20.10 Trimmed Accuracy of the Internal Clock Generator** for voltages referenced here.

### 17.7.1 ADC Analog Power and ADC Voltage Reference Pins

The ADC analog portion uses  $V_{\text{DD}}$  as its power pin and  $V_{\text{SS}}$  as its ground pin.

Due to pin limitations, the V<sub>REFL</sub> signal is internally connected to V<sub>SS</sub> on the MC68HC908KX8. On the MC68HC908KX8, the V<sub>REFH</sub> signal is internally connected to V<sub>DD</sub>.

#### 17.7.2 ADC Voltage In (ADCVIN)

ADCVIN is the input voltage signal from one of the four ADC channels to the ADC module.

## 17.8 I/O Registers

These I/O registers control and monitor ADC operation:

- ADC status and control register, ADSCR
- ADC data register, ADR
- ADC clock register, ADICLK

**Technical Data** 

## 17.8.1 ADC Status and Control Register

The following paragraphs describe the function of the ADC status and control register (ADSCR).

Address: \$003C

|        | Bit 7 | 6          | 5    | 4     | 3      | 2     | 1     | Bit 0  |  |
|--------|-------|------------|------|-------|--------|-------|-------|--------|--|
| Read:  | COCO  | AIEN       | ADCO | ADCH4 | ADCH3  | ADCH2 | ADCH1 | ADCH0  |  |
| Write: | R     |            |      | ADOIN | ADOIID | ADONZ | ADOIN | ADCITO |  |
| Reset: | 0     | 0          | 0    | 1     | 1      | 1     | 1     | 1      |  |
|        | R     | = Reserved |      |       |        |       |       |        |  |

Figure 17-2. ADC Status and Control Register (ADSCR)

COCO — Conversions Complete Bit

When the AIEN bit is a logic 0, the COCO is a read-only bit which is set each time a conversion is completed. This bit is cleared whenever the ADC status and control register is written or whenever the ADC data register is read.

When the AIEN bit is a logic 1, the ADC module is capable of generating a CPU interrupt after each ADC conversion. A CPU interrupt is generated if the COCO bit (ADC status control register, \$003C) is at logic 0. If the COCO bit is at logic 1, a DMA interrupt is generated. Reset clears this bit.

- 1 = Conversion completed (AIEN = 0)
- 0 = Conversion not completed (AIEN = 0) or CPU interrupts enabled (AIEN = 1)
- **NOTE:** Because the MC68HC908KX8 does not have a DMA module, the COCO bit should not be set while interrupts are enabled (AIEN = 1).

AIEN — ADC Interrupt Enable Bit

When this bit is set, an interrupt is generated at the end of an ADC conversion. The interrupt signal is cleared when the ADR register is read or the ADSCR register is written. Reset clears the AIEN bit.

- 1 = ADC interrupt enabled
- 0 = ADC interrupt disabled

### ADCO — ADC Continuous Conversion Bit

When set, the ADC will convert samples continuously and update the ADR register at the end of each conversion. Only one conversion is allowed when this bit is cleared. Reset clears the ADCO bit.

1 = Continuous ADC conversion

0 = One ADC conversion

### ADCH4–ADCH0 — ADC Channel Select Bits

ADCH4–ADCH0 form a 5-bit field which is used to select the input for the A/D measurement. The choices are one of four ADC channels, as well as  $V_{REFH}$  and  $V_{SS}$ . Input selection is detailed in **Table 17-1**. Care should be taken when using a port pin as both an analog and a digital input simultaneously to prevent switching noise from corrupting the analog signal.

The ADC subsystem is turned off when the channel select bits are all set to 1. This feature allows for reduced power consumption for the MCU when the ADC is not used. Reset sets these bits.

**NOTE:** Recovery from the disabled state requires one conversion cycle to stabilize.

| ADCH4 | ADCH3 | ADCH2 | ADCH1 | ADCH0 | Input Select                     |
|-------|-------|-------|-------|-------|----------------------------------|
| 0     | 0     | 0     | 0     | 0     | PTB0                             |
| 0     | 0     | 0     | 0     | 1     | PTB1                             |
| 0     | 0     | 0     | 1     | 0     | PTB2                             |
| 0     | 0     | 0     | 1     | 1     | PTB3                             |
| 0     | 0     | 1     | 0     | 0     | Unused <sup>(1)</sup>            |
| ~     | ~     | ~     | ~     | ~     | ~                                |
| 1     | 1     | 1     | 0     | 0     | Unused <sup>(1)</sup>            |
| 1     | 1     | 1     | 0     | 1     | V <sub>REFH</sub> <sup>(2)</sup> |
| 1     | 1     | 1     | 1     | 0     | V <sub>SSAD</sub> <sup>(2)</sup> |
| 1     | 1     | 1     | 1     | 1     | ADC power off                    |

Table 17-1. Mux Channel Select

1. If any unused channels are selected, the resulting ADC conversion will be unknown.

2. The voltage levels supplied from internal reference nodes as specified in the table are used to verify the operation of the ADC converter both in production test and for user applications.

MC68HC908KX8•MC68HC908KX2 — Rev. 0.1

**Technical Data** 

### 17.8.2 ADC Data Register

One 8-bit result register is provided. This register is updated each time an ADC conversion completes.



### 17.8.3 ADC Input Clock Register

This register selects the clock frequency for the ADC.



ADIV2-ADIV0 - ADC Clock Prescaler Bits

ADIV2, ADIV1, and ADIV0 form a 3-bit field which selects the divide ratio used by the ADC to generate the internal ADC clock. **Table 17-2** shows the available clock configurations. The ADC clock should be set to approximately 1 MHz.

| ADIV2 | ADIV1 | ADIV0 | ADC Clock Rate       |
|-------|-------|-------|----------------------|
| 0     | 0     | 0     | ADC input clock ÷ 1  |
| 0     | 0     | 1     | ADC input clock ÷ 2  |
| 0     | 1     | 0     | ADC input clock ÷ 4  |
| 0     | 1     | 1     | ADC input clock ÷ 8  |
| 1     | Х     | Х     | ADC input clock ÷ 16 |

Table 17-2. ADC Clock Divide Ratio

X = don't care

ADICLK — ADC Input Clock Select Bit

ADICLK selects either bus clock or the oscillator output clock (CGMXCLK) as the input clock source to generate the internal ADC rate clock. Reset selects CGMXCLK as the ADC clock source.

- 1 = Internal bus clock
- 0 = Oscillator output clock (CGMXCLK)

The ADC requires a clock rate of approximately 1 MHz for correct operation. If the selected clock source is not fast enough, the ADC will generate incorrect conversions. See **20.10 Trimmed Accuracy of the Internal Clock Generator**.

$$f_{ADIC} = \frac{f_{CGMXCLK} \text{ or bus frequency}}{ADIV[2:0]} \cong 1 \text{ MHz}$$

**NOTE:** During the conversion process, changing the ADC clock will result in an incorrect conversion.

**Technical Data** 

# Section 18. Monitor ROM (MON)

# **18.1 Contents**

| 18.2           | Introduction           |  |  |  |
|----------------|------------------------|--|--|--|
| 18.3           | Features               |  |  |  |
| 18.4           | Functional Description |  |  |  |
| 18.5           | Monitor Mode Entry     |  |  |  |
| 18.5.1         | Normal Monitor Mode253 |  |  |  |
| 18.5.2         | Perced Monitor Mode    |  |  |  |
| 18.6           | Monitor Mode Vectors   |  |  |  |
| 18.7           | Data Format            |  |  |  |
| 18.8           | Break Signal           |  |  |  |
| 18.9           | Baud Rate              |  |  |  |
| 18.9.1         | Force Monitor Mode     |  |  |  |
| 18.9.2         | Normal Monitor Mode257 |  |  |  |
| 18.10 Commands |                        |  |  |  |
| 18.11 Security |                        |  |  |  |
|                |                        |  |  |  |

# **18.2 Introduction**

This section describes the monitor read-only memory (MON). The monitor ROM allows complete testing of the microcontroller unit (MCU) through a single-wire interface with a host computer. Monitor mode entry can be achieved without use of the higher test voltage, V<sub>TST</sub>, as long as vector addresses \$FFFE and \$FFFF are blank, thus reducing hardware requirements for in-circuit programming.

### **18.3 Features**

Features of the monitor ROM include:

- Normal user-mode pin functionality
- One pin dedicated to serial communication between monitor ROM and host computer
- Standard mark/space non-return-to-zero (NRZ) communication with host computer
- Execution of code in random-access memory (RAM) or FLASH
- FLASH memory security<sup>(1)</sup>
- FLASH memory programming interface
- Monitor mode entry without high voltage, V<sub>TST</sub>, if reset vector is blank (\$FFFE and \$FFFF contain \$FF)
- Standard monitor mode entry if high voltage,  $V_{TST},$  is applied to  $\overline{IRQ}$

### **18.4 Functional Description**

The monitor ROM receives and executes commands from a host computer via a standard RS-232 interface. Simple monitor commands can access any memory address. In monitor mode, the microcontroller unit (MCU) can execute host-computer code in RAM while all MCU pins retain normal operating mode functions. All communication between the host computer and the MCU is through the PTA0 pin. A level-shifting and multiplexing interface is required between PTA0 and the host computer. PTA0 is used in a wired-OR configuration and requires a pullup resistor.

# **18.5 Monitor Mode Entry**

There are two methods for entering monitor mode. The first is the traditional M68HC08 method where  $V_{TST}$  is applied to IRQ1 and the mode pins are configured appropriately. A second method, intended for in-circuit programming applications, will force entry into monitor mode without requiring high voltage on the IRQ1 pin when the reset vector locations of the FLASH are erased (\$FF).

1. No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users.

Technical Data

Both of these methods require that the PTA1 pin be pulled low for the first 24 CGMXCLK cycles after the part comes out of reset. This check is used by the monitor code to configure the MCU for serial communication.

### 18.5.1 Normal Monitor Mode

Normal monitor mode is useful for MCU evaluation, factory testing, and development tool programming operation. Figure 18-1 shows an example circuit used for normal monitor mode. Table 18-1 shows the pin conditions for entering this mode.

| \$FFFE/<br>\$FFFF | IRQ1<br>Pin      | PTB1 Pin<br>(PTXMOD1) | PTB0 Pin<br>(PTXMOD0) |   |   | CGMOUT       | Bus<br>Frequency<br>(f <sub>OP</sub> ) |  |
|-------------------|------------------|-----------------------|-----------------------|---|---|--------------|----------------------------------------|--|
| Х                 | V <sub>TST</sub> | 0                     | 1                     | 0 | 1 | CGMXCLK<br>2 | CGMOUT<br>2                            |  |
| \$FF<br>blank     | V <sub>DD</sub>  | Х                     | Х                     | 0 | 1 | CGMXCLK<br>2 | CGMOUT<br>2                            |  |

 Table 18-1. Monitor Mode Entry

**NOTE:** PTA1 = 0 and PTA0 = 1 allow normal serial communications. PTA1 = 1 allows parallel communications during security code entry. (For parallel communications, configure PTA0 = 0 or PTA0 = 1.)

The MCU initially comes out of reset using the external clock for its clock source. This overrides the user mode operation of the oscillator circuits where the part comes up using the internally generated oscillator. Running from an external clock allows the MCU, using an appropriate frequency clock source, to communicate with host software at standard baud rates.

**NOTE:** While the voltage on  $\overline{IRQ1}$  is at  $V_{TST}$ , the ICG module is bypassed and the external square-wave clock becomes the clock source. Dropping  $\overline{IRQ1}$  to below  $V_{TST}$  will remove the bypass and the MCU will revert to the clock source selected by the ICG (as determined by the settings in the ICG registers).

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

**Technical Data** 



## Figure 18-1. Normal Monitor Mode Circuit

**NOTE:** In normal monitor mode with  $V_{TST}$  on  $\overline{IRQ1}$ , the MCU alters PTB7/(OSC2) to function as a RST pin. This is useful for testing the MCU. Dropping  $\overline{IRQ1}$  voltage to below  $V_{TST}$  will revert PTB7/(OSC2) to its user mode function.

**Technical Data** 

The computer operating properly (COP) module is disabled in normal monitor mode whenever  $V_{TST}$  is applied to the IRQ1 pin. If the voltage on IRQ1 is less than  $V_{TST}$ , the COP module is controlled by the COPD configuration bit.

### 18.5.2 Forced Monitor Mode

If the voltage applied to the  $\overline{IRQ1}$  is less than  $V_{TST}$ , the MCU will come out of reset in user mode. The MENRST module is monitoring the reset vector fetches and will assert an internal reset if it detects that the reset vectors are erased (\$FF). When the MCU comes out of reset, it is forced into monitor mode without requiring high voltage on the IRQ1 pin.

Once out of reset, the monitor code is initially executing off the internal clock at its default frequency. The monitor code reconfigures the ICG module to use the external square-wave clock source. Switching to an external clock source allows the MCU, using an appropriate clock frequency, to communicate with host software at standard baud rates.

The COP module is disabled in forced monitor mode. Any reset other than a power-on reset (POR) will automatically force the MCU to come back to the forced monitor mode.

### **18.6 Monitor Mode Vectors**

Monitor mode uses alternate vectors for reset and SWI interrupts. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code. Table 18-2 shows vector differences between user mode and monitor mode.

| Modes   | Reset Vector<br>High | Reset Vector<br>Low | SWI Vector<br>High | SWI Vector<br>Low |  |  |
|---------|----------------------|---------------------|--------------------|-------------------|--|--|
| User    | \$FFFE               | \$FFFF              | \$FFFC             | \$FFFD            |  |  |
| Monitor | \$FEFE               | \$FEFF              | \$FEFC             | \$FEFD            |  |  |

Table 18-2. Monitor Mode Vector Relocation

# 18.7 Data Format

The MCU waits for the host to send eight security bytes (see **18.11 Security**). After the security bytes, the MCU sends a break signal (10 consecutive logic 0s) to the host computer, indicating that it is ready to receive a command.

Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. Transmit and receive baud rates must be identical.



Figure 18-2. Monitor Data Format

## 18.8 Break Signal

A start bit (logic 0) followed by nine logic 0 bits is a break signal. When the monitor receives a break signal, it drives the PTA0 pin high for the duration of two bits and then echoes back the break signal.



Figure 18-3. Break Transaction

### 18.9 Baud Rate

The communication baud rate is controlled by the CGMXCLK frequency output of the internal clock generator module.

**Technical Data** 

### 18.9.1 Force Monitor Mode

In forced monitor mode, the baud rate is fixed at CGMXCLK/1024. A CMGXCLK frequency of 4.9152 MHz results in a 4800 baud rate. A 9.8304-MHz frequency produces a 9600 baud rate.

### **18.9.2 Normal Monitor Mode**

In normal monitor mode, the communication baud rate is controlled by the CGMXCLK frequency output of the internal clock generator module. **Table 18-3** lists CGMXCLK frequencies required to achieve standard baud rates. Other standard baud rates can be accomplished using other clock frequencies. The internal clock can be used as the clock source by programming the internal clock generator registers however, monitor mode will always be entered using the external clock as the clock source.

# Table 18-3. Normal Monitor ModeBaud Rate Selection

| CGMXCLK Frequency<br>(MHz) | Baud Rate |  |  |  |
|----------------------------|-----------|--|--|--|
| 9.8304                     | 9600      |  |  |  |

### 18.10 Commands

The monitor ROM firmware uses these commands:

- READ, read memory
- WRITE, write memory
- IREAD, indexed read
- IWRITE, indexed write
- READSP, read stack pointer
- RUN, run user program

The monitor ROM firmware echoes each received byte back to the PTA0 pin for error checking. An 11-bit delay at the end of each command allows the host to send a break character to cancel the command. A delay of two bit times occurs before each echo and before READ, IREAD, or READSP data is returned. The data returned by a read command appears after the echo of the last byte of the command.

### **NOTE:** Wait one bit time after each echo before sending the next byte.



Figure 18-5. Write Transaction

A brief description of each monitor mode command is given here.



Table 18-4. READ (Read Memory) Command

### Table 18-5. WRITE (Write Memory) Command

| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Write byte to memory |  |  |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--|--|--|--|--|--|--|
| Operand 2-byte address in high byte:low byte order; low byte followed by data byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                      |  |  |  |  |  |  |  |
| Data<br>returned                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | None                 |  |  |  |  |  |  |  |
| Opcode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | \$49                 |  |  |  |  |  |  |  |
| Command Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                      |  |  |  |  |  |  |  |
| FROM<br>HOST<br>WRITE WRITE ADDRESS |                      |  |  |  |  |  |  |  |

MC68HC908KX8•MC68HC908KX2 — Rev. 0.1

**Technical Data** 

| Description         Read next 2 bytes in memory from last address accessed |                                            |  |  |  |  |
|----------------------------------------------------------------------------|--------------------------------------------|--|--|--|--|
| Operand                                                                    | 2-byte address in high byte:low byte order |  |  |  |  |
| Data<br>returned                                                           | Returns contents of next two addresses     |  |  |  |  |
| Opcode \$1A                                                                |                                            |  |  |  |  |
| Command Sequence                                                           |                                            |  |  |  |  |
|                                                                            | FROM<br>HOST<br>VIREAD<br>ECHO             |  |  |  |  |

# Table 18-6. IREAD (Indexed Read) Command

## Table 18-7. IWRITE (Indexed Write) Command

| Description           | <b>Description</b> Write to last address accessed + 1 |  |  |  |  |  |
|-----------------------|-------------------------------------------------------|--|--|--|--|--|
| Operand               | Operand Single data byte                              |  |  |  |  |  |
| Data<br>returned None |                                                       |  |  |  |  |  |
| <b>Opcode</b> \$19    |                                                       |  |  |  |  |  |
| Command Sequence      |                                                       |  |  |  |  |  |
|                       |                                                       |  |  |  |  |  |

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

260

A sequence of IREAD or IWRITE commands can access a block of memory sequentially over the full 64-Kbyte memory map.

| Description                                | Description Reads stack pointer                                              |  |  |  |  |  |  |
|--------------------------------------------|------------------------------------------------------------------------------|--|--|--|--|--|--|
| Operand                                    | Operand None                                                                 |  |  |  |  |  |  |
| Data<br>returned                           | Returns incremented stack pointer value (SP + 1) in high byte:low byte order |  |  |  |  |  |  |
| Opcode                                     | Opcode \$0C                                                                  |  |  |  |  |  |  |
| Command Sequence                           |                                                                              |  |  |  |  |  |  |
| FROM<br>HOST<br>VREADSP<br>VREADSP<br>ECHO |                                                                              |  |  |  |  |  |  |

 Table 18-8. READSP (Read Stack Pointer) Command

| Table 18-9. RUN (Run User Program) Command |
|--------------------------------------------|
|--------------------------------------------|

| Description      | Executes PULH and RTI instructions |  |  |  |  |  |  |  |
|------------------|------------------------------------|--|--|--|--|--|--|--|
| Operand          | None                               |  |  |  |  |  |  |  |
| Data<br>returned | None                               |  |  |  |  |  |  |  |
| Opcode           | Opcode \$28                        |  |  |  |  |  |  |  |
|                  | Command Sequence                   |  |  |  |  |  |  |  |
| FROM<br>HOST     |                                    |  |  |  |  |  |  |  |
|                  |                                    |  |  |  |  |  |  |  |

The MCU executes the SWI and PSHH instructions when it enters monitor mode. The RUN command tells the MCU to execute the PULH and RTI instructions. Before sending the RUN command, the host can modify the stacked CPU registers to prepare to run the host program. The READSP command returns the incremented stack pointer value, SP + 1. The high and low bytes of the program counter are at addresses SP + 5 and SP + 6.

|                              | I      |
|------------------------------|--------|
|                              | SP     |
| HIGH BYTE OF INDEX REGISTER  | SP + 1 |
| CONDITION CODE REGISTER      | SP + 2 |
| ACCUMULATOR                  | SP + 3 |
| LOW BYTE OF INDEX REGISTER   | SP + 4 |
| HIGH BYTE OF PROGRAM COUNTER | SP + 5 |
| LOW BYTE OF PROGRAM COUNTER  | SP + 6 |
|                              | SP + 7 |
|                              | Ī      |



# 18.11 Security

A security feature discourages unauthorized reading of FLASH locations while in monitor mode. The host can bypass the security feature at monitor mode entry by sending eight security bytes that match the bytes at locations \$FFF6–\$FFFD. Locations \$FFF6–\$FFFD contain user-defined data.

**NOTE:** Do not leave locations \$FFF6-\$FFFD blank. For security reasons, program locations \$FFF6-\$FFFD even if they are not used for vectors. If FLASH is erased, the eight security byte values to be sent to the MCU are \$FF, the unprogrammed state of the FLASH.

During monitor mode entry, a reset must be asserted. PTA1 must be held low during the reset and 24 CGMXCLK cycles after the end of the reset. Then the MCU will wait for eight security bytes on PTA0. Each byte will be echoed back to the host. See **Figure 18-7**.



Figure 18-7. Monitor Mode Entry Timing

If the received bytes match those at locations \$FFF6–\$FFFD, the host bypasses the security feature and can read all FLASH locations and execute code from FLASH. Security remains bypassed until a reset occurs. After any reset, security will be locked. To bypass security again, the host must resend the eight security bytes on PTA0.

If the received bytes do not match the data at locations \$FFF6-\$FFFD, the host fails to bypass the security feature. The MCU remains in monitor mode, but reading FLASH locations returns undefined data, and trying to execute code from FLASH causes an illegal address reset.

After receiving the eight security bytes from the host, the MCU transmits a break character signalling that it is ready to receive a command.

**NOTE:** The MCU does not transmit a break character until after the host sends the eight security bytes.

**Technical Data** 

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

\_

# Section 19. Break (BRK) Module

# **19.1 Contents**

| 19.2   | Introduction                            |
|--------|-----------------------------------------|
| 19.3   | Features                                |
| 19.4   | Functional Description                  |
| 19.4.1 | Flag Protection During Break Interrupts |
| 19.4.2 | CPU During Break Interrupts             |
| 19.4.3 | TIM1 and TIM2 During Break Interrupts   |
| 19.4.4 | COP During Break Interrupts             |
| 19.5   | Low-Power Modes                         |
| 19.5.1 | Wait Mode                               |
| 19.5.2 | Stop Mode                               |
| 19.6   | Break Module Registers                  |
| 19.6.1 | Break Status and Control Register       |
| 19.6.2 | Break Address Registers                 |
| 19.6.3 | Break Status Register                   |
| 19.6.4 | Break Flag Control Register             |
| 19.6.5 | Break Auxiliary Register                |
|        |                                         |

## **19.2 Introduction**

This section describes the break (BRK) module. The break module can generate a break interrupt that stops normal program flow at a defined address to enter a background program.

## **19.3 Features**

Features of the break module include:

- Accessible input/output (I/O) registers during the break interrupt
- Central processor unit (CPU) generated break interrupts
- Software generated break interrupts
- Computer operating properly (COP) disabling during break interrupts

# **19.4 Functional Description**

When the internal address bus matches the value written in the break address registers, the break module issues a breakpoint signal to the CPU. The CPU then loads the instruction register with a software interrupt instruction (SWI) after completion of the current CPU instruction. The program counter vectors to \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode).

These events can cause a break interrupt to occur:

- A CPU-generated address (the address in the program counter) matches the contents of the break address registers.
- Software writes a logic 1 to the BRKA bit in the break status and control register.

When a CPU-generated address matches the contents of the break address registers, the break interrupt begins after the CPU completes its current instruction. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation. **Figure 19-1** shows the structure of the break module.

**Technical Data** 





| Addr.                              | Register Name                                               |                 | Bit 7  | 6          | 5      | 4  | 3         | 2  | 1    | Bit 0 |
|------------------------------------|-------------------------------------------------------------|-----------------|--------|------------|--------|----|-----------|----|------|-------|
|                                    | SIM Break Status Register                                   | Read:           | 0      | 0          | 0      | 1  | 0         | 0  | BW   | 0     |
| \$FE00                             | (SBSR)<br>See page 271.                                     | Write:          | R      | R          | R      | R  | R         | R  | NOTE | R     |
|                                    |                                                             | Reset:          | 0      | 0          | 0      | 1  | 0         | 0  | 0    | 0     |
| \$FE03                             | SIM Break Flag Control<br>Register (SBFCR)<br>See page 272. | Read:<br>Write: | BCFE   | R          | R      | R  | R         | R  | R    | R     |
|                                    |                                                             | Reset:          | 0      |            |        |    |           |    |      |       |
| \$FE09                             | Break Address Register<br>High (BRKH)<br>See page 270.      | Read:<br>Write: | Bit 15 | 14         | 13     | 12 | 11        | 10 | 9    | Bit 8 |
|                                    |                                                             | Reset:          | 0      | 0          | 0      | 0  | 0         | 0  | 0    | 0     |
| \$FE0A                             | Break Address Register<br>Low (BRKL)                        | Read:<br>Write: | Bit 7  | 6          | 5      | 4  | 3         | 2  | 1    | Bit 0 |
|                                    | See page 270.                                               | Reset:          | 0      | 0          | 0      | 0  | 0         | 0  | 0    | 0     |
|                                    | Break Status and Control                                    | Read:           | BRKE   | BRKA       | 0      | 0  | 0         | 0  | 0    | 0     |
| \$FE0B                             | Register (BRKSCR)<br>See page 269.                          | Write:          | DNKE   | DRKA       |        |    |           |    |      |       |
|                                    |                                                             | Reset:          | 0      | 0          | 0      | 0  | 0         | 0  | 0    | 0     |
|                                    | Break Auxiliary Register                                    | Read:           | 0      | 0          | 0      | 0  | 0         | 0  | 0    | BDCOP |
| \$FE02                             | (BRKAR)                                                     | Write:          |        |            |        |    |           |    |      | BDCOP |
|                                    | See page 273.                                               | Reset:          | 0      | 0          | 0      | 0  | 0         | 0  | 0    | 0     |
| Note: Writing a logic 0 clears BW. |                                                             | [               |        | = Unimplei | mented | R  | = Reserve | b  |      |       |

Figure 19-2. I/O Register Summary

### 19.4.1 Flag Protection During Break Interrupts

The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state.

### **19.4.2 CPU During Break Interrupts**

The CPU starts a break interrupt by:

- Loading the instruction register with the SWI instruction
- Loading the program counter with \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode)

The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately.

### 19.4.3 TIM1 and TIM2 During Break Interrupts

A break interrupt stops the timer counters.

#### **19.4.4 COP During Break Interrupts**

The COP is disabled during a break interrupt when BDCOP bit is set in break auxiliary register (BRKAR).

### **19.5 Low-Power Modes**

The WAIT and STOP instructions put the MCU in low powerconsumption standby modes.

### 19.5.1 Wait Mode

If enabled, the break module is active in wait mode. In the break routine, the user can subtract one from the return address on the stack if SBSW is set. Clear the BW bit by writing logic 0 to it.

**Technical Data** 

### 19.5.2 Stop Mode

A break interrupt causes exit from stop mode and sets the BW bit in the break status register.

### **19.6 Break Module Registers**

These registers control and monitor operation of the break module:

- Break status and control register (BRKSCR)
- Break address register high (BRKH)
- Break address register low (BRKL)
- SIM break status register (SBSR)
- SIM break flag control register (SBFCR)

#### 19.6.1 Break Status and Control Register

The break status and control register (BRKSCR) contains break module enable and status bits.





BRKE — Break Enable Bit

This read/write bit enables breaks on break address register matches. Clear BRKE by writing a logic 0 to bit 7. Reset clears the BRKE bit.

- 1 = Breaks enabled on 16-bit address match
- 0 = Breaks disabled on 16-bit address match

BRKA — Break Active Bit

This read/write status and control bit is set when a break address match occurs. Writing a logic 1 to BRKA generates a break interrupt. Clear BRKA by writing a logic 0 to it before exiting the break routine. Reset clears the BRKA bit.

1 = When read, break address match

0 = When read, no break address match

### 19.6.2 Break Address Registers

The break address registers (BRKH and BRKL) contain the high and low bytes of the desired breakpoint address. Reset clears the break address registers.

| Address:        | \$FE09 |    |    |    |    |    |   |       |
|-----------------|--------|----|----|----|----|----|---|-------|
|                 | Bit 7  | 6  | 5  | 4  | 3  | 2  | 1 | Bit 0 |
| Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 |
| Reset:          | 0      | 0  | 0  | 0  | 0  | 0  | 0 | 0     |

Figure 19-4. Break Address Register High (BRKH)



Figure 19-5. Break Address Register Low (BRKL)

### 19.6.3 Break Status Register

The break status register (SBSR) contains a flag to indicate that a break caused an exit from wait mode. The flag is useful in applications requiring a return to wait mode after exiting from a break interrupt.

Address: \$FE00 Bit 7 6 5 4 3 2 1 Bit 0 Read: 0 0 0 1 0 0 BW 0 R R R Write: R R R NOTE R Reset: 0 0 0 1 0 0 0 0 Note: Writing a logic 0 clears BW. = Reserved R

Figure 19-6. SIM Break Status Register (SBSR)

### BW — Break Wait Bit

This read/write bit is set when a break interrupt causes an exit from wait mode. Clear BW by writing a logic 0 to it. Reset clears BW.

1 = Break interrupt during wait mode

0 = No break interrupt during wait mode

BW can be read within the break interrupt routine. The user can modify the return address on the stack by subtracting 1 from it. The following code is an example.

This code works if the H register was stacked in the break interrupt routine. Execute this code at the end of the break interrupt routine.

```
5
HIBYTE
        EQU
LOBYTE
        EQU
               6
                                 ; If not BW, do RTI
               BW,BSR, RETURN
                                ; See if wait mode or stop mode
        BRCLR
                                ; was exited by break.
        TST
                                ; If RETURNLO is not 0,
               LOBYTE, SP
                                ; then just decrement low byte.
        BNE
               DOLO
                                ; Else deal with high byte also.
        DEC
               HIBYTE, SP
               LOBYTE, SP
                                ; Point to WAIT/STOP opcode.
DOLO
        DEC
RETURN PULH
                                 ; Restore H register.
        RTI
```

### 19.6.4 Break Flag Control Register

The break flag control register (SBFCR) contains a bit that enables software to clear status bits while the MCU is in a break state.



### Figure 19-7. SIM Break Flag Control Register (SBFCR)

BCFE — Break Clear Flag Enable Bit

This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set.

1 = Status bits clearable during break

0 = Status bits not clearable during break

**Technical Data** 

### 19.6.5 Break Auxiliary Register

The break auxiliary register (BRKAR) contains a bit that enables software to disable the COP while the MCU is in a state of break interrupt with monitor mode.



BDCOP — Break Disable COP Bit

This read/write bit disables the COP during a break interrupt. Reset clears the BDCOP bit.

1 = COP disabled during break interrupt

0 = COP enabled during break interrupt

**Technical Data** 

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

\_

# Section 20. Electrical Specifications

# 20.1 Contents

| 20.2  | Introduction                                      |
|-------|---------------------------------------------------|
| 20.3  | Absolute Maximum Ratings                          |
| 20.4  | Functional Operating Range                        |
| 20.5  | Thermal Characteristics                           |
| 20.6  | 5.0-Vdc DC Electrical Characteristics             |
| 20.7  | 3.0-Vdc DC Electrical Characteristics             |
| 20.8  | Internal Oscillator Characteristics               |
| 20.9  | External Oscillator Characteristics               |
| 20.10 | Trimmed Accuracy of the Internal Clock Generator  |
| 20.10 | .1 2.7-Volt to 3.3-Volt Trimmed Internal          |
|       | Clock Generator Characteristics                   |
| 20.10 | .2 4.5-Volt to 5.5-Volt Trimmed Internal          |
|       | Clock Generator Characteristics                   |
| 20.11 | Analog-to-Digital Converter (ADC) Characteristics |
| 20.12 | Memory Characteristics                            |
|       |                                                   |

# 20.2 Introduction

This section contains electrical and timing specifications.

## 20.3 Absolute Maximum Ratings

Maximum ratings are the extreme limits to which the microcontroller unit (MCU) can be exposed without permanently damaging it.

**NOTE:** This device is not guaranteed to operate properly at the maximum ratings. Refer to 20.6 5.0-Vdc DC Electrical Characteristics, and 20.7 3.0-Vdc DC Electrical Characteristics for guaranteed operating conditions.

| Characteristic <sup>(1)</sup>                                                             | Symbol                               | Value                          | Unit |
|-------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------|------|
| Supply voltage                                                                            | V <sub>DD</sub>                      | -0.3 to +6.0                   | V    |
| Input voltage                                                                             | V <sub>In</sub>                      | $V_{SS}$ –0.3 to $V_{DD}$ +0.3 | V    |
| Maximum current per pin<br>excluding V <sub>DD</sub> , V <sub>SS</sub> ,<br>and PTA0–PTA4 | I                                    | ±15                            | mA   |
| Maximum current for pins<br>PTA0–PTA4                                                     | I <sub>PTA0</sub> –I <sub>PTA4</sub> | ±25                            | mA   |
| Maximum current out of $V_{SS}$                                                           | I <sub>MVSS</sub>                    | 100                            | mA   |
| Maximum current into V <sub>DD</sub>                                                      | I <sub>MVDD</sub>                    | 100                            | mA   |
| Storage temperature                                                                       | T <sub>STG</sub>                     | -55 to +150                    | °C   |

1. Voltages referenced to  $V_{\mbox{\scriptsize SS}}$ 

**NOTE:** This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. For proper operation, it is recommended that  $V_{In}$  and  $V_{Out}$  be constrained to the range  $V_{SS} \leq (V_{In} \text{ or } V_{Out}) \leq V_{DD}$ . Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either  $V_{SS}$  or  $V_{DD}$ ).

**Technical Data** 

# 20.4 Functional Operating Range

| Characteristic              | Symbol          | Value                  | Unit |
|-----------------------------|-----------------|------------------------|------|
| Operating temperature range | Τ <sub>Α</sub>  | -40 to 125             | °C   |
| Operating voltage range     | V <sub>DD</sub> | 3.0 ± 10%<br>5.0 ± 10% | V    |

# **20.5 Thermal Characteristics**

| Characteristic                                         | Symbol           | Value                                                             | Unit |
|--------------------------------------------------------|------------------|-------------------------------------------------------------------|------|
| Thermal resistance<br>PDIP (16 pins)<br>SOIC (16 pins) | $\theta_{JA}$    | 66<br>121                                                         | °C/W |
| I/O pin power dissipation                              | P <sub>I/O</sub> | User determined                                                   | W    |
| Power dissipation <sup>(1)</sup>                       | P <sub>D</sub>   | $P_D = (I_{DD} \times V_{DD}) + P_{I/O} = K/(T_J + 273^{\circ}C)$ | W    |
| Constant <sup>(2)</sup>                                | к                | $P_{D} x (T_{A} + 273^{\circ}C) + P_{D}^{2} x \theta_{JA}$        | W/°C |
| Average junction temperature                           | Τ <sub>J</sub>   | $T_A + (P_D x \theta_{JA})$                                       | °C   |
| Maximum junction temperature                           | T <sub>JM</sub>  | 125                                                               | °C   |

Power dissipation is a function of temperature.
 K is a constant unique to the device. K can be determined for a known T<sub>A</sub> and measured P<sub>D.</sub> With this value of K, P<sub>D</sub> and T<sub>J</sub> can be determined for any value of T<sub>A</sub>.

## 20.6 5.0-Vdc DC Electrical Characteristics

| Characteristic <sup>(1)</sup>                                                                                                             | Symbol                              | Min                                                                  | Typ <sup>(2)</sup> | Мах                   | Unit           |
|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------|--------------------|-----------------------|----------------|
| Output high voltage<br>$I_{Load} = -2.0$ mA, all I/O pins<br>$I_{Load} = -10.0$ mA, all I/O pins<br>$I_{Load} = -15.0$ mA, PTA0–PTA4 only | V <sub>OH</sub>                     | V <sub>DD</sub> –0.4<br>V <sub>DD</sub> –1.5<br>V <sub>DD</sub> –0.8 |                    |                       | V              |
| Output low voltage<br>$I_{Load} = 1.6$ mA, all I/O pins<br>$I_{Load} = 10.0$ mA, all I/O pins<br>$I_{Load} = 15.0$ mA, PTA0–PTA4 only     | V <sub>OL</sub>                     |                                                                      |                    | 0.4<br>1.5<br>0.8     | V              |
| Input high voltage — all ports, IRQ1                                                                                                      | V <sub>IH</sub>                     | 0.7 x V <sub>DD</sub>                                                | _                  | V <sub>DD</sub> + 0.3 | V              |
| Input low voltage — all ports, IRQ1                                                                                                       | VIL                                 | V <sub>SS</sub>                                                      | _                  | 0.3 x V <sub>DD</sub> | V              |
| $V_{DD}$ supply current<br>Run <sup>(3), (4)</sup><br>Wait <sup>(4), (5)</sup><br>Stop, 25°C <sup>(4), (6)</sup>                          | I <sub>DD</sub>                     | <br><br>                                                             | 15<br>2.2<br>0.8   | 25<br>5<br>1.75       | mA<br>mA<br>μA |
| I/O ports Hi-Z leakage current <sup>(7)</sup>                                                                                             | IIL                                 | -10                                                                  | _                  | +10                   | μA             |
| Input current                                                                                                                             | I <sub>In</sub>                     | -10                                                                  | —                  | +10                   | μA             |
| Capacitance<br>Ports (as input or output)                                                                                                 | C <sub>Out</sub><br>C <sub>In</sub> |                                                                      |                    | 12<br>8               | pF             |
| POR rearm voltage <sup>(8)</sup>                                                                                                          | V <sub>POR</sub>                    | 0                                                                    | _                  | 100                   | mV             |
| POR reset voltage <sup>(9)</sup>                                                                                                          | V <sub>POR</sub>                    | 0                                                                    | 700                | 800                   | mV             |
| POR rise time ramp rate                                                                                                                   | R <sub>POR</sub>                    | 0.035                                                                |                    |                       | V/ms           |
| Monitor mode entry voltage                                                                                                                | V <sub>TST</sub>                    | V <sub>DD</sub> + 2.5                                                |                    | V <sub>DD</sub> + 4.0 | V              |
| Low-voltage inhibit reset, trip falling voltage                                                                                           | V <sub>TRIPF</sub>                  | 3.90                                                                 | 4.25               | 4.50                  | V              |
| Low-voltage inhibit reset, trip rising voltage                                                                                            | V <sub>TRIPR</sub>                  | 4.20                                                                 | 4.35               | 4.60                  | V              |
| Low-voltage inhibit reset/recover hysteresis                                                                                              | V <sub>HYS</sub>                    |                                                                      | 100                |                       | mV             |
| Pullup resistor — PTA0–PTA4, IRQ1                                                                                                         | R <sub>PU</sub>                     | 24                                                                   |                    | 48                    | kΩ             |

1.  $V_{DD}$  = 5.5 Vdc to 4.5 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  = -40°C to +125°C, unless otherwise noted

2. Typical values reflect average measurements at midpoint of voltage range, 25°C only.

3. Run (operating) I<sub>DD</sub> measured using internal oscillator at its 32-MHz rate. V<sub>DD</sub> = 5.5 Vdc. All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. All ports configured as inputs. Measured with all modules enabled.

4. All measurements taken with LVI enabled.

5. Wait I<sub>DD</sub> measured using internal oscillator at its 1-MHz rate. All inputs 0.2 V from rail; no dc loads; less than 100 pF on all outputs. All ports configured as inputs.

6. Stop I<sub>DD</sub> is measured with no port pin sourcing current; all modules are disabled. OSCSTOPEN option is not selected.

7. Pullups and pulldowns are disabled.

8. Maximum is highest voltage that POR is guaranteed.

9. Maximum is highest voltage that POR is possible.

# 20.7 3.0-Vdc DC Electrical Characteristics

| Characteristic <sup>(1)</sup>                                                                                                                                 | Symbol                              | Min                                                                  | Typ <sup>(2)</sup> | Мах                   | Unit           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------|--------------------|-----------------------|----------------|
| Output high voltage<br>$I_{Load} = -0.6$ mA, all I/O pins<br>$I_{Load} = -4.0$ mA, all I/O pins<br>$I_{Load} = -10$ mA, PTA0–PTA4 only                        | V <sub>OH</sub>                     | V <sub>DD</sub> -0.3<br>V <sub>DD</sub> -1.0<br>V <sub>DD</sub> -0.6 |                    | <br>                  | V              |
| Output low voltage<br>$I_{Load} = 0.5 \text{ mA}$ , all I/O pins<br>$I_{Load} = 6.0 \text{ mA}$ , all I/O pins<br>$I_{Load} = 10 \text{ mA}$ , PTA0–PTA4 only | V <sub>OL</sub>                     |                                                                      |                    | 0.3<br>1.0<br>0.6     | V<br>V<br>V    |
| Input high voltage — all ports, IRQ1                                                                                                                          | V <sub>IH</sub>                     | 0.7 x V <sub>DD</sub>                                                | —                  | V <sub>DD</sub> + 0.3 | V              |
| Input low voltage — all ports, IRQ1                                                                                                                           | V <sub>IL</sub>                     | V <sub>SS</sub>                                                      | —                  | 0.3 x V <sub>DD</sub> | V              |
| $V_{DD}$ supply current<br>Run <sup>(3), (4)</sup><br>Wait <sup>(4), (5)</sup><br>Stop, 25°C <sup>(4), (6)</sup>                                              | I <sub>DD</sub>                     | <br><br>                                                             | 5<br>1<br>0.65     | 10<br>2.5<br>1.25     | mA<br>mA<br>μA |
| I/O ports Hi-Z leakage current <sup>(7)</sup>                                                                                                                 | I                                   | -10                                                                  | —                  | +10                   | μΑ             |
| Input current                                                                                                                                                 | I <sub>In</sub>                     | -10                                                                  | —                  | +10                   | μΑ             |
| Capacitance<br>Ports (as input or output)                                                                                                                     | C <sub>Out</sub><br>C <sub>In</sub> |                                                                      |                    | 12<br>8               | pF             |
| POR rearm voltage <sup>(8)</sup>                                                                                                                              | V <sub>POR</sub>                    | 0                                                                    | _                  | 100                   | mV             |
| POR reset voltage <sup>(9)</sup>                                                                                                                              | V <sub>POR</sub>                    | 0                                                                    | 700                | 800                   | mV             |
| POR rise time ramp rate                                                                                                                                       | R <sub>POR</sub>                    | 0.02                                                                 | —                  |                       | V/ms           |
| Monitor mode entry voltage                                                                                                                                    | V <sub>TST</sub>                    | V <sub>DD</sub> + 2.5                                                | —                  | V <sub>DD</sub> + 4.0 | V              |
| Low-voltage inhibit reset, trip falling voltage                                                                                                               | V <sub>TRIPF</sub>                  | 2.45                                                                 | 2.60               | 2.70                  | V              |
| Low-voltage inhibit reset, trip rising voltage                                                                                                                | V <sub>TRIPR</sub>                  | 2.55                                                                 | 2.66               | 2.80                  | V              |
| Low-voltage inhibit reset/recover hysteresis                                                                                                                  | V <sub>HYS</sub>                    |                                                                      | 60                 |                       | mV             |
| Pullup resistor — PTA0–PTA4, IRQ1                                                                                                                             | R <sub>PU</sub>                     | 24                                                                   |                    | 48                    | kΩ             |

1.  $V_{DD}$  = 3.3 to 2.7 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  = -40°C to +125°C, unless otherwise noted 2. Typical values reflect average measurements at midpoint of voltage range, 25°C only. 3. Run (operating) I<sub>DD</sub> measured using internal oscillator at its 16-MHz rate.  $V_{DD}$  = 3.3 Vdc. All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. All ports configured as inputs. Measured with all modules enabled.

4. All measurements taken with LVI enabled.

5. Wait I<sub>DD</sub> measured using internal oscillator at its 1 MHz rate. All inputs 0.2 V from rail; no dc loads; less than 100 pF on all outputs. All ports configured as inputs.

6. Stop I<sub>DD</sub> is measured with no port pins sourcing current; all modules are disabled.

7. Pullups and pulldowns are disabled.

8. Maximum is highest voltage that POR is guaranteed.

9. Maximum is highest voltage that POR is possible.

## 20.8 Internal Oscillator Characteristics

| Characteristic <sup>(1)</sup>                          | Symbol               | Min   | Тур   | Max | Unit |
|--------------------------------------------------------|----------------------|-------|-------|-----|------|
| Internal oscillator base frequency <sup>(2), (3)</sup> | f <sub>INTOSC</sub>  | 230.4 | 307.2 | 384 | kHz  |
| Internal oscillator tolerance                          | f <sub>OSC_TOL</sub> | -25   |       | +25 | %    |
| Internal oscillator multiplier <sup>(4)</sup>          | Ν                    | 1     | _     | 127 | _    |

1.  $V_{DD}$  = 5.5 Vdc to 2.7 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  = -40°C to +125°C, unless otherwise noted 2. Internal oscillator is selectable through software for a maximum frequency. Actual frequency will be multiplier (N) x base frequency.

3.  $f_{Bus} = (f_{INTOSC} / 4) \times N$  when internal clock source selected

4. Multiplier must be chosen to limit the maximum bus frequency of 4 MHz for 2.7-V operation and 8 MHz for 4.5-V operation.

# 20.9 External Oscillator Characteristics

| Characteristic <sup>(1)</sup>                                                                                                              | Symbol              | Min                                | Тур                | Max                                                   | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------|--------------------|-------------------------------------------------------|------|
| External clock option <sup>(2)(3)</sup><br>With ICG clock disabled<br>With ICG clock enabled<br>EXTSLOW = $1^{(4)}$<br>EXTSLOW = $0^{(4)}$ | fextosc             | dc <sup>(5)</sup><br>60<br>307.2 k |                    | 32 M <sup>(6)</sup><br>307.2 k<br>32 M <sup>(6)</sup> | Hz   |
| External crystal options <sup>(7)(8)</sup><br>EXTSLOW = $1^{(4)}$<br>EXTSLOW = $0^{(4)}$                                                   | f <sub>EXTOSC</sub> | 30 k<br>1 M                        |                    | 100 k<br>8 M                                          | Hz   |
| Crystal load capacitance <sup>(9)</sup>                                                                                                    | CL                  | —                                  | _                  | —                                                     | pF   |
| Crystal fixed capacitance <sup>(9)</sup>                                                                                                   | C <sub>1</sub>      | —                                  | 2 x C <sub>L</sub> | —                                                     | pF   |
| Crystal tuning capacitance <sup>(9)</sup>                                                                                                  | C <sub>2</sub>      | —                                  | 2 x C <sub>L</sub> | —                                                     | pF   |
| Feedback bias resistor <sup>(9)</sup>                                                                                                      | R <sub>B</sub>      | —                                  | 10                 | —                                                     | MΩ   |
| Series resistor <sup>(9)(10)</sup>                                                                                                         | R <sub>S</sub>      |                                    |                    |                                                       | MΩ   |

1.  $V_{DD} = 5.5$  to 2.7 Vdc,  $V_{SS} = 0$  Vdc,  $T_A = -40^{\circ}$ C to  $+125^{\circ}$ C, unless otherwise noted 2. Setting EXTCLKEN configuration option enables OSC1 pin for external clock square-wave input.

3. No more than 10% duty cycle deviation from 50%

4. EXTSLOW configuration option configures external oscillator for a slow speed crystal and sets the clock monitor circuits of the ICG module to expect an external clock frequency that is higher/lower than the internal oscillator base frequency, fINTOSC.

5. Some modules may require a minimum frequency greater than dc for proper operation. See appropriate table for this information.

6. MCU speed derates from 32 MHz at  $V_{DD}$  = 4.5 Vdc to 16 MHz at  $V_{DD}$  = 2.7 Vdc.

7. Setting EXTCLKEN and EXTXTALEN configuration options enables OSC1 and OSC2 pins for external crystal option.

 $f_{Bus} = (f_{EXTOSC} / 4)$  when external clock source is selected. 8.

9. Consult crystal vendor data sheet, see Figure 7-3 . External Clock Generator Block Diagram.

10. Not required for high-frequency crystals

**Technical Data** 

# **20.10** Trimmed Accuracy of the Internal Clock Generator

The unadjusted frequency of the low-frequency base clock (IBASE), when the comparators in the frequency comparator indicate zero error, can vary as much as  $\pm 25\%$  due to process, temperature, and voltage. The trimming capability exists to compensate for process affects. The remaining variation in frequency is due to temperature, voltage, and change in target frequency (multiply register setting). These affects are designed to be minimal, however variation does occur. Better performance is seen at 3 V and lower settings of N.

### 20.10.1 2.7-Volt to 3.3-Volt Trimmed Internal Clock Generator Characteristics

| Characteristic <sup>(1)</sup>                                                                         | Symbol               | Min | Тур               | Max               | Unit |
|-------------------------------------------------------------------------------------------------------|----------------------|-----|-------------------|-------------------|------|
| Absolute trimmed internal oscillator tolerance <sup>(2), (3)</sup><br>-40°C to 85°C<br>-40°C to 125°C | F <sub>abs_tol</sub> |     | 2.5<br>4.0        | 5.0<br>5.7        | %    |
| Variation over temperature <sup>(3), (4)</sup>                                                        | V <sub>ar_temp</sub> | —   | 0.03              | 0.05              | %/C  |
| Variation over voltage <sup>(3), (5)</sup><br>25°C<br>-40°C to 85°C<br>-40°C to 125°C                 | V <sub>ar_volt</sub> |     | 0.5<br>0.7<br>0.7 | 2.0<br>2.0<br>2.0 | %/V  |

1. These specifications concern long-term frequency variation. Each measurement is taken over a 1-ms period.

2. Absolute value of variation in ICG output frequency, trimmed at nominal V<sub>DD</sub> and temperature, as temperature and V<sub>DD</sub> are allowed to vary for a single given setting of N.

3. Specification is characterized but not tested.

4. Variation in ICG output frequency for a fixed N and voltage

5. Variation in ICG output frequency for a fixed N

### 20.10.2 4.5-Volt to 5.5-Volt Trimmed Internal Clock Generator Characteristics

| Characteristic <sup>(1)</sup>                                                                         | Symbol               | Min | Тур               | Max               | Unit |
|-------------------------------------------------------------------------------------------------------|----------------------|-----|-------------------|-------------------|------|
| Absolute trimmed internal oscillator tolerance <sup>(2), (3)</sup><br>-40°C to 85°C<br>-40°C to 125°C | F <sub>abs_tol</sub> |     | 4.0<br>5.0        | 7.0<br>10.0       | %    |
| Variation over temperature <sup>(3), (4)</sup>                                                        | V <sub>ar_temp</sub> | —   | 0.05              | 0.08              | %/C  |
| Variation over voltage <sup>(3), (5)</sup><br>25°C<br>-40°C to 85°C<br>-40°C to 125°C                 | V <sub>ar_volt</sub> |     | 1.0<br>1.0<br>1.0 | 2.0<br>2.0<br>2.0 | %/V  |

1. These specifications concern long-term frequency variation. Each measurement is taken over a 1-ms period.

2. Absolute value of variation in ICG output frequency, trimmed at nominal V<sub>DD</sub> and temperature, as temperature and V<sub>DD</sub> are allowed to vary for a single given setting of N.

3. Specification is characterized but not tested.

4. Variation in ICG output frequency for a fixed N and voltage

5. Variation in ICG output frequency for a fixed N

Figure 20-1 through Figure 20-4 illustrate typical performance. The formula for this variation of frequency is (measured-nominal)/nominal. Figure 20-1 shows the variation in ICG frequency for a part trimmed at nominal voltage and temperature across  $V_{DD}$  and temperature for a 3-V application with multiply register (N) set to 1. Figure 20-2 shows 5 V.



Figure 20-1. Example of Frequency Variation Across Temperature, Trimmed at Nominal 3 Volts, 25°C, and N = 1



Figure 20-2. Example of Frequency Variation Across Temperature, Trimmed at Nominal 3 Volts, 25°C, and N = 104

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

**Technical Data** 

**Figure 20-3** and **Figure 20-4** shows N set to 104, hex 68, which corresponds to an ICG frequency of 31.9 MHz or 7.9 MHz bus.







Figure 20-4. Example of Frequency Variation Across Temperature, Trimmed at Nominal 5 Volts, 25°C, and N = 104

# 20.11 Analog-to-Digital Converter (ADC) Characteristics

| Characteristic                        | Symbol            | Min             | Max             | Unit                    | Notes                                                           |
|---------------------------------------|-------------------|-----------------|-----------------|-------------------------|-----------------------------------------------------------------|
| Supply voltage                        | V <sub>DD</sub>   | 2.7             | 5.5             | V                       |                                                                 |
| Input voltages                        | V <sub>ADIN</sub> | 0               | V <sub>DD</sub> | V                       |                                                                 |
| Resolution                            | B <sub>AD</sub>   | 8               | 8               | Bits                    |                                                                 |
| Absolute accuracy <sup>(1), (2)</sup> | A <sub>AD</sub>   | -2.5            | +2.5            | Counts                  | 8 bits = 256 counts                                             |
| ADC clock rate                        | f <sub>ADIC</sub> | 500 k           | 1.048 M         | Hz                      | t <sub>AIC</sub> = 1/f <sub>ADIC,</sub><br>Tested only at 1 MHz |
| Conversion range                      | R <sub>AD</sub>   | V <sub>SS</sub> | V <sub>DD</sub> | V                       |                                                                 |
| Power-up time                         | t <sub>ADPU</sub> | 16              | —               | t <sub>AIC</sub> cycles |                                                                 |
| Conversion time                       | t <sub>ADC</sub>  | 16              | 17              | t <sub>AIC</sub> cycles |                                                                 |
| Sample time                           | t <sub>ADS</sub>  | 5               | —               | t <sub>AIC</sub> cycles |                                                                 |
| Monotocity                            | M <sub>AD</sub>   |                 |                 | Guarantee               | d                                                               |
| Zero input reading                    | Z <sub>ADI</sub>  | 00              | _               | Hex                     | $V_{In} = V_{SS}$                                               |
| Full-scale reading                    | F <sub>ADI</sub>  | _               | FF              | Hex                     | $V_{In} = V_{DD}$                                               |
| Input capacitance                     | C <sub>ADI</sub>  | —               | 20              | pF                      | Not tested                                                      |

1. One count is 1/256 of V\_DD. 2. V\_{REFH} is shared with V\_DD. V\_{REFL} is shared with V\_SS.

**Technical Data** 

| 20.12 | Memory | <b>Characteristics</b> |
|-------|--------|------------------------|
|-------|--------|------------------------|

| Characteristic                             | Symbol/<br>Description             | Min  | Max   | Units  |
|--------------------------------------------|------------------------------------|------|-------|--------|
| RAM data retention voltage <sup>(1)</sup>  | V <sub>RDR</sub>                   | 1.3  | _     | V      |
| FLASH program bus clock frequency          | —                                  | 1    |       | MHz    |
| FLASH read bus clock frequency             | f <sub>Read</sub> <sup>(2)</sup>   | 32 k | 8.4 M | Hz     |
| FLASH page erase time                      | t <sub>Erase</sub> <sup>(3)</sup>  | 1    |       | ms     |
| FLASH mass erase time                      | t <sub>MErase</sub> <sup>(4)</sup> | 4    |       | ms     |
| FLASH PGM/ERASE to HVEN setup time         | t <sub>NVS</sub>                   | 10   |       | μs     |
| FLASH high-voltage hold time               | t <sub>NVH</sub>                   | 5    |       | μs     |
| FLASH high-voltage hold time (mass erase)  | t <sub>N∨HL</sub>                  | 100  |       | μs     |
| FLASH program hold time                    | t <sub>PGS</sub>                   | 5    |       | μs     |
| FLASH program time                         | t <sub>PROG</sub>                  | 30   | 40    | μs     |
| FLASH return to read time                  | t <sub>RCV</sub> <sup>(5)</sup>    | 1    | _     | μs     |
| FLASH cumulative program HV period         | t <sub>HV</sub> <sup>(6)</sup>     | —    | 4     | ms     |
| FLASH row erase endurance <sup>(7)</sup>   | —                                  | 10 K | _     | Cycles |
| FLASH row program endurance <sup>(6)</sup> | —                                  | 10 K | _     | Cycles |
| FLASH data retention time <sup>(8)</sup>   | _                                  | 10   |       | Years  |

1. Specification is characterized but not tested.

2. f<sub>Read</sub> is defined as the frequency range for which the FLASH memory can be read.

3. If the page erase time is longer than t<sub>Erase</sub> (min), there is no erase-disturb, but it reduces the endurance of the FLASH memory.

4. If the mass erase time is longer than t<sub>MErase</sub> (min), there is no erase-disturb, but it reduces the endurance of the FLASH memory.

5. t<sub>RCV</sub> is defined as the time it needs before the FLASH can be read after turning off the high voltage charge pump, by clearing HVEN to logic 0.

6. t<sub>HV</sub> is defined as the cumulative high voltage programming time to the same row before next erase.

 $t_{HV}$  must satisfy this condition:  $t_{NVS} + t_{NVH} + t_{PGS} + (t_{PROG} \times 64) \le t_{HV}$  max. 7. The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at least this many erase/program cycles.

8. The FLASH is guaranteed to retain data over the entire operating temperature range for at least the minimum time specified.

**Technical Data** 

# Section 21. Mechanical Specifications

# 21.1 Contents

| 21.2 | Introduction                               | 287 |
|------|--------------------------------------------|-----|
| 21.3 | 16-Pin Plastic Dual In-Line Package (PDIP) | 288 |
| 21.4 | 16-Pin Small Outline Package (SOIC)        | 288 |

# 21.2 Introduction

This section gives the dimensions for:

- 16-pin plastic dual in-line package (case number 648D)
- 16-pin small outline package (case number 751G)

The following figures show the latest package drawings at the time of this publication. To make sure that you have the latest package specifications, contact one of the following:

- Local Motorola Sales Office
- Worldwide Web (wwweb) at http://www.motorola.com/semiconductors/

Follow Worldwide Web on-line instructions to retrieve the current mechanical specifications.

# 21.3 16-Pin Plastic Dual In-Line Package (PDIP)



NOTES:

5

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: INCH. 2
- DIMENSION L TO CENTER OF LEADS WHEN 3. FORMED PARALLEL.
- 4. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.25 (0.010).
- ROUNDED CORNERS OPTIONAL. 6.

|     | INCHES    |       | MILLIMETER |       |  |
|-----|-----------|-------|------------|-------|--|
| DIM | MIN MAX   |       | MIN        | MAX   |  |
| Α   | 0.740     | 0.760 | 18.80      | 19.30 |  |
| В   | 0.245     | 0.260 | 6.23       | 6.60  |  |
| С   | 0.145     | 0.175 | 3.69       | 4.44  |  |
| D   | 0.015     | 0.021 | 0.39       | 0.53  |  |
| F   | 0.050     | 0.070 | 1.27       | 1.77  |  |
| G   | 0.100 BSC |       | 2.54 BSC   |       |  |
| Н   | 0.050 BSC |       | 1.27 BSC   |       |  |
| J   | 0.008     | 0.015 | 0.21       | 0.38  |  |
| K   | 0.120     | 0.140 | 3.05       | 3.55  |  |
| L   | 0.295     | 0.305 | 7.50       | 7.74  |  |
| Μ   | 0 °       | 100   | 0 0        | 100   |  |
| S   | 0.015     | 0.035 | 0.39       | 0.88  |  |

# 21.4 16-Pin Small Outline Package (SOIC)



NOTES:

- DIMENSIONS ARE IN MILLIMETERS. 1.
- INTERPRET DIMENSIONS AND TOLERANCES 2. PER ASME Y14.5M, 1994.
- DIMENSIONS D AND E DO NOT INLCUDE 3.
- MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER 4 SIDE.
- 5. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 TOTAL IN

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   | 2.35        | 2.65  |  |
| A1  | 0.10        | 0.25  |  |
| В   | 0.35        | 0.49  |  |
| С   | 0.23        | 0.32  |  |
| D   | 10.15       | 10.45 |  |
| Е   | 7.40        | 7.60  |  |
| е   | 1.27        | BSC   |  |
| Н   | 10.05       | 10.55 |  |
| h   | 0.25        | 0.75  |  |
| L   | 0.50        | 0.90  |  |
| θ   | 0 °         | 7 °   |  |

**Technical Data** 

# Section 22. Ordering Information

# 22.1 Contents

| 22.2 | Introduction     | 289 |
|------|------------------|-----|
| 22.3 | MC Order Numbers | 289 |

### 22.2 Introduction

This section contains ordering numbers for the MC68HC908KX8 and the MC68HC908KX2.

# 22.3 MC Order Numbers

### Table 22-1. MC Order Numbers

| MC Order Number <sup>(1)</sup>    | Operating<br>Temperature Range |
|-----------------------------------|--------------------------------|
| MC68HC908KX8CP<br>MC68HC908KX8CDW | −40°C to +85°C                 |
| MC68HC908KX8VP<br>MC68HC908KX8VDW | –40°C to +105°C                |
| MC68HC908KX8MP<br>MC68HC908KX8MDW | –40°C to +125°C                |
| MC68HC908KX2CP<br>MC68HC908KX2CDW | −40°C to +85°C                 |
| MC68HC908KX2VP<br>MC68HC908KX2VDW | –40°C to +105°C                |
| MC68HC908KX2MP<br>MC68HC908KX2MDW | –40°C to +125°C                |

1. P = Plastic dual in-line package

DW = Small outline package

**Technical Data** 

MC68HC908KX8•MC68HC908KX2 - Rev. 0.1

\_

# Appendix A. MC68HC908KX2 Overview

# A.1 Contents

| A.2 | Introduction           | .291 |
|-----|------------------------|------|
| A.3 | Functional Description | .291 |

# A.2 Introduction

This appendix describes the differences between the MC68HC908KX8 and the MC68HC908KX2.

# A.3 Functional Description

The MC68HC908KX2 FLASH memory is an array of 2,048 bytes with an additional 36 bytes of user vectors and one byte used for block protection. See **Figure A-1**.

**NOTE:** An erased bit reads as logic 1 and a programmed bit reads as logic 0.

The program and erase operations are facilitated through control bits in the FLASH control register (FLCR). See **4.4 FLASH Control Register**.

The FLASH is organized internally as an 8-word by 8-bit complementary metal-oxide semiconductor (CMOS) page erase, byte (8-bit) program embedded FLASH memory. Each page consists of 64 bytes. The page erase operation erases all words within a page. A page is composed of two adjacent rows.

A security feature prevents viewing of the FLASH contents.<sup>(1)</sup>

See **4.4 FLASH Control Register** for a complete description of FLASH operation.

1. No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users.

# MC68HC908KX2 Overview

| \$0000       |                                | \$FE00                | RESERVED                                      |
|--------------|--------------------------------|-----------------------|-----------------------------------------------|
| $\downarrow$ | I/O REGISTERS (64 BYTES)       | \$FE01                | SIM RESET STATUS REGISTER (SRSR)              |
| \$003F       |                                | \$FE02                | RESERVED                                      |
| \$0040       |                                | \$FE03                | RESERVED                                      |
| $\downarrow$ | RAM (192 BYTES)                | \$FE04                | RESERVED                                      |
| \$00FF       |                                | \$FE05                | RESERVED                                      |
| \$0100       |                                | \$FE06                | RESERVED                                      |
| $\downarrow$ | UNIMPLEMENTED (3840 BYTES)     | \$FE07                | RESERVED                                      |
| \$0FFF       |                                | \$FE08                | FLASH CONTROL REGISTER (FLCR)                 |
|              |                                | \$FE09                | BREAK ADDRESS REGISTER HIGH (BRKH)            |
| \$1000<br>↓  | FLASH BURN-IN ROM (1024 BYTES) | \$FE0A                | BREAK ADDRESS REGISTER LOW (BRKL)             |
| \$13FF       |                                | \$FE0B                | BREAK STATUS AND CONTROL REGISTER<br>(BRKSCR) |
| \$1400       |                                | \$FE0C                | LVI STATUS REGISTER (LVISR)                   |
| ↓<br>\$F5FF  | UNIMPLEMENTED (57,856 BYTES)   | \$FE0D<br>↓<br>\$FE1F | UNIMPLEMENTED (19 BYTES)                      |
| \$F600       | USER FLASH MEMORY (2048 BYTES) |                       |                                               |
| \$FDFF       |                                | \$FE20<br>↓<br>\$FF46 | MONITOR ROM (295 BYTES)                       |
|              |                                | \$FF47<br>↓<br>\$FF7D | UNIMPLEMENTED (55 BYTES)                      |
|              |                                | \$FF7E                | FLASH BLOCK PROTECT REGISTER (FLBPR)          |
|              |                                | \$FF7F                |                                               |

# Figure A-1. MC68HC908KX2 Memory Map

 $\downarrow$ 

\$FFDB

\$FFDC

 $\downarrow$ 

\$FFFF

Technical Data

MC68HC908KX8•MC68HC908KX2 — Rev. 0.1

**UNIMPLEMENTED (93 BYTES)** 

FLASH VECTORS

(36 BYTES)

#### How to Reach Us:

#### USA/EUROPE/LOCATIONS NOT LISTED:

Motorola Literature Distribution P.O. Box 5405 Denver, Colorado 80217 1-303-675-2140 1-800-441-2447

TECHNICAL INFORMATION CENTER: 1-800-521-6274

#### JAPAN:

Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu, Minato-ku Tokyo 106-8573 Japan 81-3-3440-3569

#### ASIA/PACIFIC:

Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong 852-26668334

HOME PAGE: http://www.motorola.com/semiconductors/



MC68HC908KX8/D REV 0.1