MC68HC908RK2
Advance Information

HCMOS
Microcontroller Unit



# MC68HC908RK2

#### **Advance Information**

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

© Motorola, Inc., 2001

MC68HC908RK2 — Rev. 3.0

Advance Information

MOTOROLA 3

#### **Advance Information**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://www.motorola.com/mcu/

The following revision history table summarizes changes contained in this document. For your convenience, the page number designators have been linked to the appropriate location.

#### **Revision History**

| Date       | Revision<br>Level | Description                                                                                                                    | Page<br>Number(s) |
|------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------|
| June, 2001 | 2001 3            | First bulleted paragraph under the subsection 15.6 Interrupts reworded for clarity                                             | 205               |
|            |                   | Note to TOVx bit description deleted. Revision to the description of the CHxMAX bit and the note that follows that description | 214               |
|            |                   | <b>16.11 LVI Characteristics</b> — V <sub>LVS</sub> and V <sub>LVR</sub> specifications updated                                | 224               |
|            |                   | <b>16.12 Memory Characteristics</b> — Maximum value for FLASH page program pulses updated                                      | 225               |

**Advance Information** 

MC68HC908RK2 — Rev. 3.0

4 MOTOROLA

# **List of Sections**

| Section 1. General Description23                        |
|---------------------------------------------------------|
| Section 2. Memory Map31                                 |
| Section 3. Random-Access Memory (RAM)41                 |
| Section 4. FLASH 2TS Memory43                           |
| Section 5. Central Processor Unit (CPU)63               |
| Section 6. System Integration Module (SIM)79            |
| Section 7. Break Module (BRK)                           |
| Section 8. Internal Clock Generator Module (ICG)107     |
| Section 9. Configuration Register (CONFIG)145           |
| Section 10. Monitor Read-Only Memory (MON) 149          |
| Section 11. Computer Operating Properly Module (COP)161 |
| Section 12. Low-Voltage Inhibit (LVI)167                |
| Section 13. Input/Output (I/O) Ports173                 |
| Section 14. Keyboard/External Interrupt Module (KBI)181 |
| Section 15. Timer Interface Module (TIM)                |
| Section 16. Preliminary Electrical Specifications217    |
| Section 17. Mechanical Specifications                   |
| Section 18. Ordering Information229                     |

MC68HC908RK2 — Rev. 3.0

# List of Sections

#### **Table of Contents**

#### **Section 1. General Description** 1.1 1.2 1.3 1.4 1.5 Pin Assignments......27 1.5.1 1.5.2 1.5.3 1.5.4 1.5.5 Port A Input/Output Pins 1.5.6 Port B Input/Output Pins (PTB5, PTB4/TCH1, PTB3/TCLK, PTB2/TCH0, PTB1, and PTB0/MCLK)....29 **Section 2. Memory Map** 2.1 2.2 2.3 2.4 Section 3. Random-Access Memory (RAM) 3.1 3.2 3.3

MC68HC908RK2 — Rev. 3.0

### **Section 4. FLASH 2TS Memory**

Advance Information

MC68HC908RK2 — Rev. 3.0

| 5.5                                                               | Arithmetic/Logic Unit (ALU)69                                                                                             |
|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| 5.6<br>5.6.1<br>5.6.2                                             | Low-Power Modes69Wait Mode70Stop Mode70                                                                                   |
| 5.7                                                               | CPU During Break Interrupts                                                                                               |
| 5.8                                                               | Instruction Set Summary70                                                                                                 |
| 5.9                                                               | Opcode Map                                                                                                                |
|                                                                   | Section 6. System Integration Module (SIM)                                                                                |
| 6.1                                                               | Contents                                                                                                                  |
| 6.2                                                               | Introduction80                                                                                                            |
| 6.3<br>6.3.1<br>6.3.2<br>6.3.3                                    | SIM Bus Clock Control and Generation                                                                                      |
| 6.4<br>6.4.1<br>6.4.2<br>6.4.2.2<br>6.4.2.3<br>6.4.2.3<br>6.4.2.3 | Computer Operating Properly (COP) Reset                                                                                   |
| 6.5<br>6.5.1<br>6.5.2<br>6.5.3                                    | SIM Counter.89SIM Counter During Power-On Reset.89SIM Counter During Stop Mode Recovery.89SIM Counter and Reset States.89 |
| 6.6<br>6.6.1.5<br>6.6.1.5<br>6.6.2<br>6.6.3<br>6.6.4              | •                                                                                                                         |

# **Table of Contents**

| 6.7                 | Low-Power Modes                                                                                                  |
|---------------------|------------------------------------------------------------------------------------------------------------------|
| 6.7                 | .1 Wait Mode                                                                                                     |
| 6.7                 | .2 Stop Mode                                                                                                     |
| 6.8                 | SIM Registers                                                                                                    |
| 6.8                 | .1 SIM Break Status Register                                                                                     |
| 6.8                 | <b>5</b>                                                                                                         |
| 6.8                 | .3 SIM Break Flag Control Register                                                                               |
|                     | Section 7. Break Module (BRK)                                                                                    |
| 7.1                 | Contents                                                                                                         |
| 7.2                 | Introduction101                                                                                                  |
| 7.3                 | Features                                                                                                         |
| 7.4                 | Functional Description                                                                                           |
| 7.4                 | .1 Flag Protection During Break Interrupts103                                                                    |
| 7.4                 | 3                                                                                                                |
| 7.4                 | J 1                                                                                                              |
| 7.4                 | .4 COP During Break Interrupts                                                                                   |
| 7.5                 |                                                                                                                  |
| 7.5                 |                                                                                                                  |
| 7.5                 |                                                                                                                  |
| 7.6                 | - Carlotte and the Carlotte |
| 7.6<br>7.6          | 3                                                                                                                |
| 7.0                 | .2 Break Address Registers                                                                                       |
|                     | Section 8. Internal Clock Generator Module (ICG)                                                                 |
| 8.1                 | Contents                                                                                                         |
| 8.2                 | Introduction108                                                                                                  |
| 8.3                 | Features                                                                                                         |
| 8.4                 | Functional Description                                                                                           |
| 8.4                 |                                                                                                                  |
| 8.4                 |                                                                                                                  |
|                     | .2.1 Digitally Controlled Oscillator                                                                             |
|                     | Modulo N Divider                                                                                                 |
| 0.4                 | 12.0 Troquonoy Comparator Tritter Tritter Tritter Tritter                                                        |
| Advance Information | MC68HC908RK2 — Rev. 3.0                                                                                          |

| 8.4.2.4 | Digital Loop Filter                                | 113 |
|---------|----------------------------------------------------|-----|
| 8.4.3   | External Clock Generator                           | 114 |
| 8.4.3.1 | External Oscillator Amplifier                      | 114 |
| 8.4.3.2 | External Clock Input Path                          | 115 |
| 8.4.4   | Clock Monitor Circuit                              | 115 |
| 8.4.4.1 | Clock Monitor Reference Generator                  | 116 |
| 8.4.4.2 | Internal Clock Activity Detector                   | 119 |
| 8.4.4.3 | External Clock Activity Detector                   | 119 |
| 8.4.5   | Clock Selection Circuit                            | 120 |
| 8.4.5.1 | Clock Selection Switch                             | 120 |
| 8.4.5.2 | Clock Switching Circuit                            | 121 |
| 8.5 Us  | sage Notes                                         | 122 |
| 8.5.1   | Switching Clock Sources                            | 123 |
| 8.5.2   | Enabling the Clock Monitor                         | 124 |
| 8.5.3   | Clock Monitor Interrupts                           |     |
| 8.5.4   | Quantization Error in DCO Output                   | 125 |
| 8.5.4.1 | Digitally Controlled Oscillator                    | 126 |
| 8.5.4.2 | Binary Weighted Divider                            | 126 |
| 8.5.4.3 | Variable-Delay Ring Oscillator                     | 127 |
| 8.5.4.4 | Ring Oscillator Fine-Adjust Circuit                | 127 |
| 8.5.5   | Switching Internal Clock Frequencies               | 128 |
| 8.5.6   | Nominal Frequency Settling Time                    | 129 |
| 8.5.6.1 | Settling to Within 15 Percent                      | 129 |
| 8.5.6.2 | Settling to Within 5 Percent                       | 130 |
| 8.5.6.3 | Total Settling Time                                | 130 |
| 8.5.7   | Improving Settling Time                            | 131 |
| 8.5.8   | Trimming Frequency on the Internal Clock Generator | 133 |
| 8.6 Lo  | ow-Power Modes                                     | 135 |
| 8.6.1   | Wait Mode                                          | 135 |
| 8.6.2   | Stop Mode                                          | 135 |
| 8.7 Co  | onfiguration Register Option                       | 135 |
| 8.7.1   | EXTSLOW                                            |     |
| 8.8 1/0 | D Registers                                        | 136 |
| 8.8.1   | ICG Control Register                               |     |
| 8.8.2   | ICG Multiplier Register                            |     |
| 8.8.3   | ICG Trim Register                                  |     |

|                     | 8.8.4         ICG DCO Divider Register                                                                                                                                                                                                                                                                            |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | 6.6.5 ICG DCO Stage Register                                                                                                                                                                                                                                                                                      |
|                     | Section 9. Configuration Register (CONFIG)                                                                                                                                                                                                                                                                        |
|                     | 9.1 Contents                                                                                                                                                                                                                                                                                                      |
|                     | 9.2 Introduction145                                                                                                                                                                                                                                                                                               |
|                     | 9.3 Functional Description                                                                                                                                                                                                                                                                                        |
|                     | Section 10. Monitor Read-Only Memory (MON)                                                                                                                                                                                                                                                                        |
|                     | 10.1 Contents                                                                                                                                                                                                                                                                                                     |
|                     | 10.2 Introduction                                                                                                                                                                                                                                                                                                 |
|                     | 10.3 Features                                                                                                                                                                                                                                                                                                     |
|                     | 10.4 Functional Description       150         10.4.1 Monitor Mode Entry       152         10.4.2 Data Format       153         10.4.3 Echoing       154         10.4.4 Break Signal       154         10.4.5 Commands       155         10.4.6 Baud Rate       158         10.4.7 Security       158              |
|                     | Section 11. Computer Operating Properly Module (COP)                                                                                                                                                                                                                                                              |
|                     | 11.1 Contents                                                                                                                                                                                                                                                                                                     |
|                     | 11.2 Introduction                                                                                                                                                                                                                                                                                                 |
|                     | 11.3 Functional Description                                                                                                                                                                                                                                                                                       |
|                     | 11.4       I/O Signals       163         11.4.1       CGMXCLK       163         11.4.2       STOP Instruction       163         11.4.3       COPCTL Write       164         11.4.4       Power-On Reset       164         11.4.5       Internal Reset       164         11.4.6       Reset Vector Fetch       164 |
| Advance Information | MC68HC908RK2 — Rev. 3.0                                                                                                                                                                                                                                                                                           |

| 11.4.7 COPD                                                                                          |
|------------------------------------------------------------------------------------------------------|
| 11.5 COP Control Register                                                                            |
| 11.6 Interrupts165                                                                                   |
| 11.7 Monitor Mode                                                                                    |
| 11.8 Low-Power Modes       165         11.8.1 Wait Mode       165         11.8.2 Stop Mode       166 |
| 11.9 COP Module During Break Interrupts166                                                           |
| Section 12. Low-Voltage Inhibit (LVI)                                                                |
| 12.1 Contents                                                                                        |
| 12.2 Introduction                                                                                    |
| 12.3 Features                                                                                        |
| 12.4 Functional Description16812.4.1 False Trip Protection16912.4.2 Short Stop Recovery Option169    |
| 12.5 LVI Status Register                                                                             |
| 12.6 LVI Interrupts                                                                                  |
| 12.7 Low-Power Modes       170         12.7.1 Wait Mode       171         12.7.2 Stop Mode       171 |
| Section 13. Input/Output (I/O) Ports                                                                 |
| 13.1 Contents                                                                                        |
| 13.2 Introduction                                                                                    |
| 13.3       Port A                                                                                    |
| 13.4.1 Port B Data Register                                                                          |

# Section 14. Keyboard/External Interrupt Module (KBI)

| 14.1                                                   | Contents                                           |
|--------------------------------------------------------|----------------------------------------------------|
| 14.2                                                   | Introduction                                       |
| 14.3                                                   | Features                                           |
| 14.4<br>14.4.1<br>14.4.2<br>14.4.3<br>14.4.4<br>14.4.5 | KBI Module During Break Interrupts                 |
| 14.5<br>14.5.1<br>14.5.2                               | Low-Power Modes190Wait Mode190Stop Mode190         |
| 14.6<br>14.6.1<br>14.6.2                               | I/O Registers                                      |
|                                                        |                                                    |
|                                                        | Section 15. Timer Interface Module (TIM)           |
| 15.1                                                   | Section 15. Timer Interface Module (TIM)  Contents |
| 15.1<br>15.2                                           | ` ,                                                |
| _                                                      | Contents                                           |
| 15.2                                                   | Contents                                           |
| 15.2<br>15.3                                           | Contents                                           |

| 15.6                                                                          | Interrupts                                                                                                                                                                                                                                             | 205                      |
|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| 15.6.1                                                                        | Low-Power Modes                                                                                                                                                                                                                                        | 205                      |
| 15.6.2                                                                        |                                                                                                                                                                                                                                                        |                          |
| 15.6.3                                                                        | Stop Mode                                                                                                                                                                                                                                              | 206                      |
| 15.7                                                                          | TIM During Break Interrupts                                                                                                                                                                                                                            | 206                      |
| 15.8                                                                          | I/O Signals                                                                                                                                                                                                                                            | 207                      |
| 15.8.1                                                                        | TIM Clock Pin (TCLK)                                                                                                                                                                                                                                   | 207                      |
| 15.8.2                                                                        | TIM Channel I/O Pins (TCH0 and TCH1)                                                                                                                                                                                                                   | 207                      |
| 15.9                                                                          | I/O Registers                                                                                                                                                                                                                                          | 208                      |
| 15.9.1                                                                        | TIM Status and Control Register                                                                                                                                                                                                                        | 208                      |
| 15.9.2                                                                        | TIM Counter Registers                                                                                                                                                                                                                                  | 210                      |
| 15.9.3                                                                        | 3                                                                                                                                                                                                                                                      |                          |
| 15.9.4                                                                        | <b>.</b>                                                                                                                                                                                                                                               |                          |
| 15.9.5                                                                        | TIM Channel Registers                                                                                                                                                                                                                                  | 215                      |
|                                                                               |                                                                                                                                                                                                                                                        |                          |
|                                                                               | Section 16. Preliminary Electrical Specifica                                                                                                                                                                                                           | tions                    |
| 16.1                                                                          | Section 16. Preliminary Electrical Specifica  Contents                                                                                                                                                                                                 |                          |
| 16.1                                                                          | Contents                                                                                                                                                                                                                                               | 217                      |
| 16.1<br>16.2                                                                  | Contents                                                                                                                                                                                                                                               | 217<br>217               |
| 16.1<br>16.2<br>16.3                                                          | Contents                                                                                                                                                                                                                                               | 217<br>217<br>218        |
| 16.1<br>16.2<br>16.3<br>16.4                                                  | Contents                                                                                                                                                                                                                                               | 217<br>217<br>218<br>219 |
| 16.1<br>16.2<br>16.3                                                          | Contents Introduction Absolute Maximum Ratings Functional Operating Range Thermal Characteristics                                                                                                                                                      | 217<br>217<br>218<br>219 |
| 16.1<br>16.2<br>16.3<br>16.4                                                  | Contents                                                                                                                                                                                                                                               | 217<br>217<br>218<br>219 |
| 16.1<br>16.2<br>16.3<br>16.4<br>16.5                                          | Contents Introduction Absolute Maximum Ratings Functional Operating Range Thermal Characteristics                                                                                                                                                      | 217217218219219          |
| 16.1<br>16.2<br>16.3<br>16.4<br>16.5<br>16.6                                  | Contents Introduction Absolute Maximum Ratings Functional Operating Range Thermal Characteristics 1.8-Volt to 3.3-Volt DC Electrical Characteristics                                                                                                   |                          |
| 16.1<br>16.2<br>16.3<br>16.4<br>16.5<br>16.6<br>16.7                          | Contents Introduction Absolute Maximum Ratings Functional Operating Range. Thermal Characteristics  1.8-Volt to 3.3-Volt DC Electrical Characteristics  3.0-Volt DC Electrical Characteristics  2.0-Volt DC Electrical Characteristics                 |                          |
| 16.1<br>16.2<br>16.3<br>16.4<br>16.5<br>16.6<br>16.7<br>16.8<br>16.9          | Contents Introduction Absolute Maximum Ratings Functional Operating Range. Thermal Characteristics  1.8-Volt to 3.3-Volt DC Electrical Characteristics  3.0-Volt DC Electrical Characteristics  2.0-Volt DC Electrical Characteristics                 |                          |
| 16.1<br>16.2<br>16.3<br>16.4<br>16.5<br>16.6<br>16.7<br>16.8<br>16.9<br>16.10 | Contents Introduction Absolute Maximum Ratings Functional Operating Range. Thermal Characteristics  1.8-Volt to 3.3-Volt DC Electrical Characteristics  3.0-Volt DC Electrical Characteristics  2.0-Volt DC Electrical Characteristics  Control Timing |                          |

### **Table of Contents**

|      | Section 17. Mechanical Specifications          |
|------|------------------------------------------------|
| 17.1 | Contents                                       |
| 17.2 | Introduction                                   |
| 17.3 | 20-Pin Plastic SSOP Package (Case No. 940C-03) |
| 17.4 | 20-Pin SOIC Plastic Package (Case No. 751D-05) |
|      | Section 18. Ordering Information               |
| 18.1 | Contents                                       |
| 18.2 | Introduction                                   |
| 12.3 | MC Order Numbers 220                           |

MOTOROLA

# **List of Figures**

| Figur | e Title                                  | Page |
|-------|------------------------------------------|------|
| 1-1   | MC68HC908RK2 MCU Block Diagram           | 26   |
| 1-2   | SSOP/SOIC Pin Assignments                | 27   |
| 1-3   | Power Supply Bypassing                   | 28   |
| 2-1   | Memory Map                               |      |
| 2-2   | Control, Status, and Data Registers      | 34   |
| 4-1   | FLASH 2TS Control Register (FLCR)        |      |
| 4-2   | Smart Programming Algorithm Flowchart    | 50   |
| 4-3   | FLASH 2TS Block Protect Register (FLBPR) | 52   |
| 5-1   | CPU Registers                            | 65   |
| 5-2   | Accumulator (A)                          | 65   |
| 5-3   | Index Register (H:X)                     | 66   |
| 5-4   | Stack Pointer (SP)                       | 66   |
| 5-5   | Program Counter (PC)                     | 67   |
| 5-6   | Condition Code Register (CCR)            | 67   |
| 6-1   | SIM Block Diagram                        | 81   |
| 6-2   | SIM I/O Register Summary                 |      |
| 6-3   | ICG Clock Signals                        |      |
| 6-4   | External Reset Recovery Timing           |      |
| 6-5   | Internal Reset Timing                    |      |
| 6-6   | Sources of Internal Reset                |      |
| 6-7   | POR Recovery                             |      |
| 6-8   | Interrupt Entry                          |      |
| 6-9   | Interrupt Processing                     |      |
| 6-10  | Interrupt Recovery                       |      |
| 6-11  | Interrupt Recognition Example            | 93   |

MC68HC908RK2 — Rev. 3.0

| Figur               | e Title                                      | Page            |
|---------------------|----------------------------------------------|-----------------|
| 6-12                | Wait Mode Entry Timing                       |                 |
| 6-13                | Wait Recovery from Interrupt or Break        | 95              |
| 6-14                | Wait Recovery from Internal Reset            | 95              |
| 6-15                | Stop Mode Entry Timing                       | 96              |
| 6-16                | Stop Mode Recovery from Interrupt or Break   | 96              |
| 6-17                | SIM Break Status Register (SBSR)             |                 |
| 6-18                | SIM Reset Status Register (SRSR)             |                 |
| 6-19                | SIM Break Flag Control Register (SBFCR)      | 99              |
| 7-1                 | Break Module Block Diagram                   | 102             |
| 7-2                 | I/O Register Summary                         | 103             |
| 7-3                 | Break Status and Control Register (BSCR)     | 105             |
| 7-4                 | Break Address Registers (BRKH and BRKL)      | 106             |
| 8-1                 | ICG Module Block Diagram                     |                 |
| 8-2                 | Internal Clock Generator Block Diagram       |                 |
| 8-3                 | External Clock Generator Block Diagram       |                 |
| 8-4                 | Clock Monitor Block Diagram                  |                 |
| 8-5                 | Clock Selection Circuit Block Diagram        | 120             |
| 8-6                 | Synchronizing Clock Switcher Circuit Diagram |                 |
| 8-7                 | Code Example for Switching Clock Sources     |                 |
| 8-8                 | Code Example for Enabling the Clock Monitor  | 124             |
| 8-9                 | Code Example for Writing DDIV and DSTG       | 133             |
| 8-10                | ICG I/O Register Summary                     | 137             |
| 8-11                | ICG Control Register (ICGCR)                 | 139             |
| 8-12                | ICG Multiplier Register (ICGMR)              |                 |
| 8-13                | ICG Trim Register (ICGTR)                    | 142             |
| 8-14                | ICG DCO Divider Register (ICGDVR)            | 143             |
| 8-15                | ICG DCO Stage Register (ICGDSR)              | 144             |
| 9-1                 | Configuration Register (CONFIG)              | 146             |
| 10-1                | Monitor Mode Circuit                         |                 |
| 10-2                | Monitor Data Format                          | 153             |
| 10-3                | Sample Monitor Waveforms                     | 153             |
| 10-4                | Read Transaction                             |                 |
| Advance Information | MC68HC90                                     | 8RK2 — Rev. 3.0 |

| Figure Title Pa                                                 | age               |
|-----------------------------------------------------------------|-------------------|
| 10-5 Break Transaction                                          |                   |
| 11-1 COP Block Diagram                                          |                   |
| 12-1 LVI Module Block Diagram                                   |                   |
| 13-1 I/O Port Register Summary                                  | 175               |
| 13-4 Port A I/O Circuit                                         | 177<br>178<br>179 |
| 13-7 Port B I/O Circuit                                         | 183               |
| 14-3 IRQ Interrupt Flowchart                                    | 185<br>188        |
| Register (INTKBSCR)                                             |                   |
| 15-1 TIM Block Diagram                                          | 198               |
| 15-3 PWM Period and Pulse Width                                 | 208               |
| <ul> <li>15-5 TIM Counter Registers (TCNTH and TCNTL)</li></ul> | 211               |
| (TSC0 and TSC1)                                                 | 215<br>216        |

# List of Figures

# **List of Tables**

| Table | Title                                       | Page |
|-------|---------------------------------------------|------|
| 2-1   | Vector Locations                            | 39   |
| 4-1   | Charge Pump Clock Frequency                 | 47   |
| 4-2   | Erase Block Sizes                           | 48   |
| 4-3   | Embedded FLASH Routines                     | 53   |
| 4-4   | Embedded FLASH Routine Global Variables     | 54   |
| 4-5   | CTLBYTE-Erase Block Size                    | 56   |
| 5-1   | Instruction Set Summary                     | 71   |
| 5-2   | Opcode Map                                  | 78   |
| 6-1   | Signal Name Conventions                     | 82   |
| 8-1   | Correction Sizes from DLF to DCO            | 113  |
| 8-2   | Clock Monitor Reference Divider Ratios      | 118  |
| 8-3   | Quantization Error in ICLK                  |      |
| 8-4   | Typical Settling Time Examples              |      |
| 8-5   | ICG Module Register Bit Interaction Summary | 138  |
| 10-1  | Monitor Mode Entry                          |      |
| 10-2  | Mode Differences                            |      |
| 10-3  | READ (Read Memory) Command                  |      |
| 10-4  | WRITE (Write Memory) Command                |      |
| 10-5  | IREAD (Indexed Read) Command                |      |
| 10-6  | IWRITE (Indexed Write) Command              |      |
| 10-7  | READSP (Read Stack Pointer) Command         |      |
| 10-8  | RUN (Run User Program) Command              | 158  |
| 12-1  | LOWV Bit Indication                         | 169  |

MC68HC908RK2 — Rev. 3.0

# List of Tables

| Table | Title                           | Page |
|-------|---------------------------------|------|
| 13-1  | Port A Pin Functions            | 177  |
| 13-2  | Port B Pin Functions            | 180  |
| 15-1  | Pin Name Conventions            | 196  |
| 15-2  | Prescaler Selection             | 210  |
| 15-3  | Mode, Edge, and Level Selection | 214  |
| 18-1  | MC Order Numbers                | 229  |

### **Section 1. General Description**

#### 1.1 Contents

| 1.1   | Contents                                                   |
|-------|------------------------------------------------------------|
| 1.2   | Introduction                                               |
| 1.3   | Features                                                   |
| 1.4   | MCU Block Diagram                                          |
| 1.5   | Pin Assignments27                                          |
| 1.5.1 | Power Supply Pins (V <sub>DD</sub> and V <sub>SS</sub> )27 |
| 1.5.2 | Oscillator Pins (OSC1 and OSC2)                            |
| 1.5.3 | External Reset (RST)28                                     |
| 1.5.4 | External Interrupt Pin (IRQ1)                              |
| 1.5.5 | Port A Input/Output Pins (PTA7,                            |
|       | PTA6/KBD6-PTA1/KBD1, and PTA0)29                           |
| 1.5.6 | Port B Input/Output Pins (PTB5, PTB4/TCH1,                 |
|       | PTB3/TCLK, PTB2/TCH0, PTB1,                                |
|       | and PTB0/MCLK)                                             |

#### 1.2 Introduction

The MC68HC908RK2 MCU is a member of the low-cost, high-performance M68HC08 Family of 8-bit microcontroller units (MCUs). Optimized for low-power operation and available in a small 20-pin SSOP/SOIC package, this MCU is well suited for remote keyless entry (RKE) transmitter designs.

The M68HC08 Family is based on the customer-specified integrated circuit (CSIC) design strategy. All MCUs in the family use the enhanced M68HC08 central processor unit (CPU08) and are available with a variety of modules, memory sizes and types, and package types.

MC68HC908RK2 — Rev. 3.0

#### 1.3 Features

#### Features of the MC68HC908RK2 MCU include:

- High-performance M68HC08 architecture
- Fully upward-compatible object code with M6805, M146805, and M68HC05 Families
- Maximum internal bus frequency of 4 MHz at 3.3 volts
- Maximum internal bus frequency of 2 MHz at 1.8 volts
- Internal oscillator requiring no external components:
  - Software selectable bus frequencies
  - ±25 percent accuracy with trim capability to ±2 percent
  - Option to allow use of external clock source or external crystal/ceramic resonator
- 2 Kbytes of on-chip FLASH memory
- FLASH program memory security<sup>1</sup>
- 128 bytes of on-chip RAM
- 16-bit, 2-channel timer interface module (TIM)
- 14 general-purpose input/output (I/O) ports:
  - Six shared with keyboard wakeup function
  - Three shared with the timer module
  - Port A pins have 3-mA sink capabilities
- Low-voltage inhibit module:
  - 1.85-V detection forces MCU into reset
  - 2.0-V detection sets indicator flag
- 6-bit keyboard interrupt with wakeup feature
- External asynchronous interrupt pin with internal pullup (IRQ1)

<sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users.

- System protection features:
  - Computer operating properly (COP) reset
  - Low-voltage detection with reset
  - Illegal opcode detection with reset
  - Illegal address detection with reset
- 20-pin plastic SSOP/SOIC package
- Low-power design with stop and wait modes
- Master reset pin and power-on reset (POR)
- –40° to 85° Celsius operation

#### Features of the CPU08 include:

- Enhanced HC05 programming model
- Extensive loop control functions
- 16 addressing modes (eight more than the HC05)
- 16-bit index register and stack pointer
- · Memory-to-memory data transfers
- Fast 8 × 8 multiply instruction
- Fast 16/8 divide instruction
- Binary-coded decimal (BCD) instructions
- Optimization for controller applications
- Third party C language support

#### 1.4 MCU Block Diagram

Figure 1-1 shows the structure of the MC68HC908RK2 MCU.

— Rev. 3.0



Figure 1-1. MC68HC908RK2 MCU Block Diagram

<sup>\*\*</sup> HIGH CURRENT SINK PIN

<sup>&</sup>lt;sup>‡</sup> PIN CONTAINS SOFTWARE SELECTABLE PULLUP RESISTOR

#### 1.5 Pin Assignments

Figure 1-2 shows the pin assignments.



Figure 1-2. SSOP/SOIC Pin Assignments

#### 1.5.1 Power Supply Pins (V<sub>DD</sub> and V<sub>SS</sub>)

 $V_{DD}$  and  $V_{SS}$  are the power supply and ground pins. The MCU operates from a single power supply.

Fast signal transitions on MCU pins place high, short-duration current demands on the power supply. To prevent noise problems, take special care to provide power supply bypassing at the MCU as shown in Figure 1-3. Place the bypass capacitors as close to the MCU power pins as possible. Use high-frequency-response ceramic capacitors for  $C_{Bypass}$ .  $C_{Bulk}$  are optional bulk current bypass capacitors for use in applications that require the port pins to source high current levels.



Note: Component values shown represent typical applications.

Figure 1-3. Power Supply Bypassing

#### 1.5.2 Oscillator Pins (OSC1 and OSC2)

The OSC1 and OSC2 pins are the connections to an external clock source or crystal/ceramic resonator.

#### 1.5.3 External Reset (RST)

A logic 0 on the  $\overline{\mathsf{RST}}$  pin forces the MCU to a known startup state.  $\overline{\mathsf{RST}}$  is bidirectional, allowing a reset of the entire system. It is driven low when any internal reset source is asserted.

The RST pin contains an internal pullup resistor.

For additional information, see **Section 6. System Integration Module** (SIM).

#### 1.5.4 External Interrupt Pin (IRQ1)

IRQ1 is an asynchronous external interrupt pin.

The IRQ1 pin contains an internal pullup resistor.

#### 1.5.5 Port A Input/Output Pins (PTA7, PTA6/KBD6-PTA1/KBD1, and PTA0)

Port A is an 8-bit special function port that shares its pins with the keyboard interrupt.

Six port A pins (PTA6–PTA1) can be programmed to serve as an external interrupt. Once enabled, that pin will contain an internal pullup resistor.

All port A pins are high-current sink pins.

# 1.5.6 Port B Input/Output Pins (PTB5, PTB4/TCH1, PTB3/TCLK, PTB2/TCH0, PTB1, and PTB0/MCLK)

Port B is a 6-bit, general-purpose, bidirectional I/O port, with some of its pins shared with the timer (TIM) module.

# **General Description**

### **Section 2. Memory Map**

#### 2.1 Contents

| 2.2 | Introduction         | 31 |
|-----|----------------------|----|
| 2.3 | Input/Output Section | 33 |
| 2.4 | Monitor ROM          | 40 |

#### 2.2 Introduction

The memory map, shown in Figure 2-1, includes:

- 2031 bytes of user FLASH memory
- 128 bytes of random-access memory (RAM)
- 14 bytes of user-defined vectors in FLASH memory
- 768 bytes of monitor read-only memory (ROM)

These definitions apply to the memory map representation of reserved and unimplemented locations:

- Reserved Accessing a reserved location can have unpredictable effects on MCU operation.
- Unimplemented Accessing an unimplemented location causes an illegal address reset.

MC68HC908RK2 — Rev. 3.0

| \$0000<br>↓<br>\$003F           | I/O REGISTERS (28 BYTES)                                  |
|---------------------------------|-----------------------------------------------------------|
| \$0040<br>↓<br>\$007F           | UNIMPLEMENTED (64 BYTES)                                  |
| \$0071<br>\$0080<br>↓<br>\$00FF | RAM (128 Bytes)                                           |
| \$0100<br>↓<br>\$77FF           | UNIMPLEMENTED (30,464 BYTES)                              |
| \$7800<br>↓<br>\$7FEE           | FLASH MEMORY (2031 BYTES)                                 |
| \$7FEF                          | OPTIONAL FACTORY DETERMINED ICG TRIM VALUE <sup>(1)</sup> |
| \$7FF0<br>↓<br>\$EFFF           | UNIMPLEMENTED (28,688 BYTES)                              |
| \$F000<br>↓<br>\$F2EF           | MONITOR ROM (752 BYTES)                                   |
| \$F2F0<br>↓<br>\$FDFF           | UNIMPLEMENTED (2832 BYTES)                                |
| \$FE00                          | SIM BREAK STATUS REGISTER (SBSR)                          |
| \$FE01                          | SIM RESET STATUS REGISTER (SRSR)                          |
| \$FE02                          | SIM BREAK FLAG CONTROL REGISTER (SBFCR)                   |
| \$FE03<br>↓<br>\$FE06           | RESERVED (4 BYTES)                                        |
| \$FE07                          | UNIMPLEMENTED (1 BYTE)                                    |
| \$FE08                          | FLASH CONTROL REGISTER (FLCR)                             |
| \$FE09                          | RESERVED (1 BYTE)                                         |
| \$FE0A<br>↓<br>\$FE0B           | UNIMPLEMENTED (2 BYTES)                                   |
| \$FE0C                          | BREAK ADDRESS REGISTER HIGH (BRKH)                        |
| \$FE0D                          | BREAK ADDRESS REGISTER LOW (BRKL)                         |
|                                 |                                                           |

<sup>1.</sup> Address \$7FEF is reserved for an optional factory-determined ICG trim value. Consult with a local Motorola representative for more information and availability of this option.

Figure 2-1. Memory Map

Advance Information MC68HC908RK2 — Rev. 3.0



Figure 2-1. Memory Map (Continued)

#### 2.3 Input/Output Section

Addresses \$0000–\$003F, shown in **Figure 2-2**, contain most of the control, status, and data registers. Additional I/O registers have these addresses:

- \$FE00 SIM break status register, SBSR
- \$FE01 SIM reset status register, SRSR
- \$FE02 SIM break flag control register, BFCR
- \$FE08 FLASH control register, FLCR
- \$FE0C BREAK address register high, BRKH
- \$FE0D BREAK address register low, BRKL
- \$FE0E BREAK status and control register, BSCR
- \$FE0F LVI status register, LVISR
- \$FFF0 FLASH block protection register, FLBPR
- \$FFFF COP control register, COPCTL



Figure 2-2. Control, Status, and Data Registers (Sheet 1 of 6)

**Advance Information** 

MC68HC908RK2 — Rev. 3.0



Figure 2-2. Control, Status, and Data Registers (Sheet 2 of 6)

MC68HC908RK2 — Rev. 3.0



Figure 2-2. Control, Status, and Data Registers (Sheet 3 of 6)



Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 6)

MC68HC908RK2 — Rev. 3.0



Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 6)

Advance Information MC68HC908RK2 — Rev. 3.0



Figure 2-2. Control, Status, and Data Registers (Sheet 6 of 6)

Table 2-1 is a list of vector locations.

**Table 2-1. Vector Locations** 

|          | Address | Vector                      |
|----------|---------|-----------------------------|
| Low      | \$FFF2  | ICG vector (high)           |
| . Lo     | \$FFF3  | ICG vector (low)            |
| 1        | \$FFF4  | TIM overflow vector (high)  |
|          | \$FFF5  | TIM overflow vector (low)   |
|          | \$FFF6  | TIM channel 1 vector (high) |
|          | \$FFF7  | TIM channel 1 vector (low)  |
| rity     | \$FFF8  | TIM channel 0 vector (high) |
| Priority | \$FFF9  | TIM channel 0 vector (low)  |
|          | \$FFFA  | IRQ1/keyboard vector (high) |
|          | \$FFFB  | IRQ1/keyboard vector (low)  |
|          | \$FFFC  | SWI vector (high)           |
|          | \$FFFD  | SWI vector (low)            |
| High -   | \$FFFE  | Reset vector (high)         |
| Ĭ        | \$FFFF  | Reset vector (low)          |

MC68HC908RK2 — Rev. 3.0

### 2.4 Monitor ROM

The 768 bytes at addresses \$F000–F2EF and \$FEF0–\$FEFF are utilized by the monitor ROM.

The address range \$F000–F2EF is reserved for the monitor code functions, FLASH memory programming, and erase algorithms.

The address range \$FEF0—\$FEFF holds reserved ROM addresses that contain the monitor code reset vectors.

# Section 3. Random-Access Memory (RAM)

| 3.1 | Contents |
|-----|----------|
|-----|----------|

| 3.2 | Introduction4          | 1 |
|-----|------------------------|---|
| 3.3 | Functional Description | 1 |

### 3.2 Introduction

This section describes the 128 bytes of random-access memory (RAM).

# 3.3 Functional Description

Addresses \$0080–\$00FF are RAM locations. The location of the stack RAM is programmable.

**NOTE:** For correct operation, the stack pointer must point only to RAM locations.

Before processing an interrupt, the CPU uses five bytes of the stack to save the contents of the CPU registers.

**NOTE:** For M68HC05, M6805, and M146805 compatibility, the H register is not stacked.

During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack pointer decrements during pushes and increments during pulls.

**NOTE:** Be careful when using nested subroutines. The CPU could overwrite data in the RAM during a subroutine or during the interrupt stacking operation.

MC68HC908RK2 — Rev. 3.0

# Random-Access Memory (RAM)

# **Section 4. FLASH 2TS Memory**

### 4.1 Contents

| Introduction                            | 13              |
|-----------------------------------------|-----------------|
| Functional Description                  | 14              |
| FLASH 2TS Control Register              | <del>1</del> 5  |
| FLASH 2TS Charge Pump Frequency Control | <b>17</b>       |
| FLASH 2TS Erase Operation               | 17              |
| FLASH 2TS Program/Margin Read Operation | 18              |
| FLASH 2TS Block Protection              | 51              |
| FLASH 2TS Block Protect Register        | 52              |
| Embedded Program/Erase Routines         | 53              |
| ·                                       |                 |
| RDVRRNG Routine                         | 54              |
| PRGRNGE Routine                         | 55              |
| B ERARNGE Routine                       | 56              |
| REDPROG Routine                         | 57              |
| Example Routine Calls                   | 58              |
| Low-Power Modes                         | 30              |
| Wait Mode6                              | 30              |
| Stop Mode                               | 31              |
|                                         | PRGRNGE Routine |

### 4.2 Introduction

This section describes the operation of the embedded FLASH 2TS memory. This memory can be read, programmed, and erased from a single external supply. The program and erase operations are enabled through the use of an internal charge pump.

MC68HC908RK2 — Rev. 3.0

## 4.3 Functional Description

The FLASH 2TS memory is appropriately named to describe its 2-transistor source-select bit cell. The FLASH 2TS memory is an array of 2031 bytes with an additional 14 bytes of user vectors and one byte for block protection. An erased bit reads as a logic 0 and a programmed bit reads as a logic 1.

The address ranges for the user memory, control register, and vectors are:

- \$7800-\$7FEE, user space
- \$7FEF, reserved optional ICG TRIM value, see 8.8.3 ICG Trim Register
- \$FFF0, block protect register
- \$FE08, FLASH 2TS control register
- \$FFF2-\$FFFF, these locations are reserved for user-defined interrupt and reset vectors

This list is the row architecture for the user space array:

Program and erase operations are facilitated through control bits in a memory mapped register. Details for these operations appear later in this section. Memory in the FLASH 2TS array is organized into pages within rows. For the 2-Kbyte array on the MC68HC908RK2, the page size is one byte. There are eight pages (or eight bytes) per row. Programming operations are performed on a page basis, one byte at time. Erase operations are performed on a block basis. The minimum

MC68HC908RK2 — Rev. 3.0

block size is one row of eight bytes. Refer to **Table 4-2** for additional block size options.

### **NOTE:**

Sometimes a program disturb condition, in which case an erased bit on the row being programmed unintentionally becomes programmed, occurs. The embedded smart programming algorithm implements a margin read technique to avoid program disturb. The margin read step of the smart programming algorithm is used to ensure programmed bits are programmed to sufficient margin for data retention over the device's lifetime. In the application code, perform an erase operation after eight program operations (on the same row) to further avoid program disturb.

For availability of programming tools and more information, contact a local Motorola representative.

**NOTE:** A security feature prevents viewing of the FLASH 2TS contents. (1)

### 4.4 FLASH 2TS Control Register

The FLASH 2TS control register (FLCR) controls program, erase, and margin read operations.



Figure 4-1. FLASH 2TS Control Register (FLCR)

### FDIV0 — Frequency Divide Control Bit

This read/write bit selects the factor by which the charge pump clock is divided from the system clock. See **4.5 FLASH 2TS Charge Pump Frequency Control**.

MC68HC908RK2 — Rev. 3.0

No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH 2TS difficult for unauthorized users.

## **FLASH 2TS Memory**

### BLK1 — Block Erase Control Bit

This read/write bit together with BLK0 allows erasing of blocks of varying size. See **4.6 FLASH 2TS Erase Operation** for a description of available block sizes.

### BLK0 — Block Erase Control Bit

This read/write bit together with BLK1 allows erasing of blocks of varying size. See **4.6 FLASH 2TS Erase Operation** for a description of available block sizes.

### HVEN — High-Voltage Enable Bit

This read/write bit enables the charge pump to drive high voltages for program and erase operations in the array. HVEN can be set only if either PGM = 1 or ERASE = 1 and the proper sequence for smart programming or erase is followed.

- 1 = High voltage enabled to array and charge pump on
- 0 = High voltage disabled to array and charge pump off

### MARGIN — Margin Read Control Bit

This read/write bit configures the memory for margin read operation. MARGIN cannot be set if the HVEN = 1. MARGIN will automatically return to unset (0) if asserted when HVEN = 1.

- 1 = Margin read operation selected
- 0 = Margin read operation unselected

#### ERASE — Erase Control Bit

This read/write bit configures the memory for erase operation. ERASE is interlocked with the PGM bit such that both bits cannot be set at the same time.

- 1 = Erase operation selected
- 0 = Erase operation unselected

### PGM — Program Control Bit

This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be set at the same time.

- 1 = Program operation selected
- 0 = Program operation unselected

## 4.5 FLASH 2TS Charge Pump Frequency Control

The internal charge pump, required for program, margin read, and erase operations, is designed to operate most efficiently with a 2-MHz clock. The charge pump clock is derived from the bus clock. **Table 4-1** shows how the FDIV bits are used to select a charge pump frequency based on the bus clock frequency. Program, margin read, and erase operations cannot be performed if the bus clock frequency is below 2 MHz.

**Table 4-1. Charge Pump Clock Frequency** 

| FDIV0 | Pump Clock Frequency |
|-------|----------------------|
| 0     | Bus frequency ÷ 1    |
| 1     | Bus frequency ÷ 2    |

**NOTE:** The charge pump is optimized for 2-MHz operation.

### 4.6 FLASH 2TS Erase Operation

Use this step-by-step procedure to erase a block of FLASH 2TS memory. Refer to **16.12 Memory Characteristics** for a detailed description of the times used in this algorithm.

- Set the ERASE, BLKO, BLK1, and FDIV0 bits in the FLASH 2TS control register. Refer to Table 4-1 for FDIV settings and to Table 4-2 for block sizes.
- Ensure target portion of array is unprotected by reading the block protect register at address \$FFF0. Refer to 4.8 FLASH 2TS Block Protection and 4.9 FLASH 2TS Block Protect Register for more information.
- 3. Write to any FLASH 2TS address with any data within the block address range desired.
- 4. Set the HVEN bit.
- 5. Wait for a time, t<sub>Erase</sub>.
- 6. Clear the HVEN bit.

- 7. Wait for a time, t Kill, for the high voltages to dissipate.
- 8. Clear the ERASE bit.
- After a time, t<sub>HVD</sub>, the memory can be accessed in read mode again.

**NOTE:** While these operations must be performed in the order shown, other unrelated operations may occur between the steps.

**Table 4-2** shows the various block sizes which can be erased in one erase operation.

| BLK1 | BLK0 | Block Size, Addresses Cared |
|------|------|-----------------------------|
| 0    | 0    | Full array: 2 Kbytes        |
| 0    | 1    | One-half array: 1 Kbytes    |
| 1    | 0    | Eight rows: 64 bytes        |
| 1    | 1    | Single row: 8 bytes         |

**Table 4-2. Erase Block Sizes** 

In step 3 of the erase operation, the cared addresses are latched and used to determine the location of the block to be erased. For instance, with BLK0 = BLK1 = 0, writing to any FLASH 2TS address in the range \$7800 to \$78F0 will enable the erase of all FLASH memory.

# 4.7 FLASH 2TS Program/Margin Read Operation

**NOTE:** After a total of eight program operations have been applied to a row, the row must be erased before further programming to avoid program disturb. An erased byte will read \$00.

The FLASH 2TS memory is programmed on a page basis. A page consists of one byte. The smart programming algorithm (**Figure 4-2**) is recommended to program every page in the FLASH 2TS memory.

The embedded smart programming algorithm uses this step-by-step sequence to program the data into the FLASH memory. The algorithm optimizes the time required to program each page. Refer to **4.10**Embedded Program/Erase Routines for information on utilizing embedded routines.

- 1. Set the FDIV bits. These bits determine the charge pump frequency.
- 2. Set PGM = 1. This configures the memory for program operation and enables the latching of address and data for programming.
- 3. Read the FLASH 2TS block protect register (FLBPR).
- 4. Write data to the one byte being programmed.
- 5. Set HVEN = 1.
- 6. Wait for a time, t<sub>Step</sub>.
- 7. Set HVEN = 0.
- 8. Wait for a time, t<sub>HVTV</sub>.
- 9. Set MARGIN = 1.
- 10. Wait for a time,  $t_{VTP}$ .
- 11. Set PGM = 0.
- 12. Wait for a time, t<sub>HVD</sub>.
- Read back data in margin read mode. This read operation is stretched by eight cycles.
- 14. Clear the MARGIN bit. If the margin read data is identical to write data, the program operation is complete; otherwise, jump to step 2.

**NOTE:** While these operations must be performed in the order shown, other unrelated operations may occur between the steps.

The smart programming algorithm guarantees the minimum possible program time.



Figure 4-2. Smart Programming Algorithm Flowchart

Advance Information MC68HC908RK2 — Rev. 3.0

### 4.8 FLASH 2TS Block Protection

**NOTE:** 

In performing a program or erase operation, the FLASH 2TS block protect register must be read after setting the PGM or ERASE bit and before asserting the HVEN bit.

Due to the ability of the on-board charge pump to erase and program the FLASH 2TS memory in the target application, provision is made for protecting blocks of memory from unintentional erase or program operations due to system malfunction. This protection is implemented by a reserved location in the memory for block protect information. This block protect register must be read before setting HVEN = 1. When the block protect register is read, its contents are latched by the FLASH 2TS control logic. If the address range for an erase or program operation includes a protected block, the PGM or ERASE bit is cleared which prevents the HVEN bit in the FLASH 2TS control register from being set such that no high-voltage operation is allowed in the array.

When the block protect register is erased (all 0s), the entire memory is accessible for program and erase. When bits within the register are programmed, they lock blocks of memory address ranges as shown in 4.9 FLASH 2TS Block Protect Register. The block protect register itself can be erased or programmed only with an external voltage  $V_{HI}$  present on the  $\overline{IRQ1}$  pin. The presence of  $V_{HI}$  on the  $\overline{IRQ1}$  pin also allows entry into monitor mode out of reset. Therefore, the ability to change the block protect register is voltage-level dependent and can occur in either user or monitor modes.

# 4.9 FLASH 2TS Block Protect Register

The block protect register (FLBPR) is implemented as a byte within the FLASH 2TS memory. Each bit, when programmed, protects a range of addresses in the FLASH 2TS.



Figure 4-3. FLASH 2TS Block Protect Register (FLBPR)

BPR3 — Block Protect Register Bit 3

This bit protects the memory contents in the address ranges \$7A00–\$7FEF and \$FFF0–\$FFFF.

- 1 = Address range protected from erase or program
- 0 = Address range open to erase or program

BPR2 — Block Protect Register Bit 2

This bit protects the memory contents in the address ranges \$7900–\$7FEF and \$FFF0–\$FFFF.

- 1 = Address range protected from erase or program
- 0 = Address range open to erase or program

BPR1 — Block Protect Register Bit 1

This bit protects the memory contents in the address ranges \$7880–\$7FEF and \$FFF0–\$FFFF.

- 1 = Address range protected from erase or program
- 0 = Address range open to erase or program

BPR0 — Block Protect Register Bit 0

This bit protects the FLASH memory contents in the address ranges \$7800–\$7FEF and \$FFF0–\$FFFF.

- 1 = Address range protected from erase or program
- 0 = Address range open to erase or program

Advance Information MC68HC908RK2 — Rev. 3.0

By programming the block protect bits, a portion of the memory will be locked so that no further erase or program operations may be performed. Programming more than one bit at a time is redundant. If both bit 1 and bit 2 are set, for instance, the FLASH address ranges between \$7880–\$FFFF are locked. If all bits are erased, then all of the memory is available for erase and program.

The presence of a voltage V<sub>HI</sub> on the IRQ1 pin will bypass the block protection so that all of memory, including the block protect register, can be programmed or erased.

# 4.10 Embedded Program/Erase Routines

The MC68HC908RK2 monitor ROM contains numerous routines for programming and erasing the FLASH memory. These embedded routines are intended to assist the programmer with modifying the FLASH memory array. These routines will implement the smart programming algorithm as defined in **Figure 4-2**. The functions are listed in **Table 4-3**.

Function DescriptionCallJSR to Address(1)Read/verify a rangeRDVRRNGROMSTRT + 0Program range of FLASHPRGRNGEROMSTRT + 3Erase range of FLASHERARNGEROMSTRT + 6Redundant program FLASHREDPROGROMSTRT + 9

Table 4-3. Embedded FLASH Routines

The functions shown in **Table 4-3** accept data through the CPU registers and global variables in RAM. **Table 4-4** shows the RAM locations that are used for passing parameters.

<sup>1.</sup> ROMSTRT is defined as the starting address of the monitor ROM in the memory map. This is address \$F000.

**Table 4-4. Embedded FLASH Routine Global Variables** 

| Variable Location | Variable Address <sup>(1)</sup> |
|-------------------|---------------------------------|
| CTRLBYT           | RAMSTART + 8                    |
| CPUSPD            | RAMSTART + 9                    |
| LADDR             | RAMSTART + 10                   |
| BUMPS             | RAMSTART + 12                   |
| DERASE            | RAMSTART + 13                   |
| DATA              | RAMSTART + 15                   |

RAMSTART is defined as the starting address of the RAM in the memory map. This is address \$0080.

# **4.11 Embedded Function Descriptions**

This subsection describes the embedded functions.

### 4.11.1 RDVRRNG Routine

Name: RDVRRNG

Purpose: Read and/or verify a range of FLASH memory

Entry conditions: H:X Contains the first address of the range

LADDR Contains the last address of the range

DATA Contains the data to compare the read data against for

read/verify to RAM only (length is user determined)

ACC Non-zero for read/verify to RAM, 0 for output to PA0

Exit conditions: C bit Set if good compare for read/verify to RAM only

ACC Contains checksum

DATA Contains read FLASH data for read/verify to RAM only

Advance Information MC68HC908RK2 — Rev. 3.0

Ready/verify This subroutine both compares data passed in the DATA array to the RAM option: FLASH data and reads the data from FLASH into the DATA array. It also

calculates the checksum of the data.

Output to PA0 This subroutine dumps the data from the range to PA0 in the same

option: format as monitor data. It also calculates the checksum of the data.

**NOTE:** This serial dump does not circumvent security because the security

vectors must still be passed to make FLASH readable in monitor mode.

### 4.11.2 PRGRNGE Routine

Name: PRGRNGE

Purpose: Programs a range of addresses in FLASH memory

Entry conditions: H:X Contains the first address in the range

LADDR Contains the last address in the range

DATA Contains the data to be programmed (length is user

determined)

CPUSPD Contains the bus frequency times 4 in MHz

BUMPS Contains the maximum allowable number of programming

bumps to use

Exit conditions: C bit Set if successful program; cleared otherwise

I bit Set, masking interrupts

This routine programs a range of FLASH defined by H:X and LADDR. The range can be from one byte to as much RAM as can be allocated to DATA. The smart programming algorithm defined in **4.7 FLASH 2TS Program/Margin Read Operation** is used.

# **FLASH 2TS Memory**

### 4.11.3 ERARNGE Routine

Name: ERARNGE

Purpose: Erase a range of addresses in FLASH memory

Entry conditions: H:X Contains an address in the range to be erased; range size

specified by control byte

CTLBYTE Contains the erase block size in bits 5 and 6 (see Table 4-5)

DERASE Contains the erase delay time in µs/24

CPUSPD CPU frequency times 4 in MHz

Table 4-5. CTLBYTE-Erase Block Size

| Bit 6 | Bit 5 | Block Size           |
|-------|-------|----------------------|
| 0     | 0     | Full array           |
| 0     | 1     | One half array       |
| 1     | 0     | Eight rows: 64 pages |
| 1     | 1     | Single row: 8 pages  |

Exit conditions: I bit Set, masking interrupts.

This routine erases the block of FLASH defined by H:X and CTLBYTE. The algorithm defined in **4.6 FLASH 2TS Erase Operation** is used.

Preserves the contents of H:X (address passed)

### 4.11.4 REDPROG Routine

Name: REDPROG

Purpose: This routine will use a range of multiple rows in the FLASH array to

emulate increased write/erase cycling capability of one row.

Entry conditions: H:X Contains the address of the first row in the range. This

address must be the first address of a row (multiple of eight

bytes)

LADDR Address of last row in the range; must be the first address

of a row (multiple of eight bytes)

DATA Data to program in the row (bit 7 of DATA + 0 is used

internally and will be overwritten). Routine will always use

8 bytes starting at DATA

BUMPS Contains the maximum allowable number of programming

bumps to use

CPUSPD Contains the bus frequency times 4 in MHz

DERASE Contains the erase delay time in µs/24

Exit conditions: C bit Set if successful program; cleared otherwise

I bit Set, masking interrupts

This routine uses a range of the FLASH array containing multiple rows to emulate increased write/erase cycling capability for data storage. The routine will write data to each row of the FLASH array (in the range defined) upon subsequent calls. The number of rows is the difference between the value in H:X and LADDR, divided by 8.

A row is the minimum range that can be programmed with the REDPROG routine. All rows in the range will be programmed once before any are programmed again. This approach is taken to ensure that all rows reach the end of lifetime at approximately the same time.

A special bit will be maintained by the routine, called a cycling bit, in each row. This bit is used to ensure that the data is programmed to all the rows defined in the range. This is the high bit of the first byte in each row. This bit cannot be used to store user data. It will be modified by the REDPROG routine. This is at bit 7 of the byte at address DATA+0.

To determine which row to program, the algorithm will step from the first to the last row in a range looking for the first row whose cycling bit is different from the first. If all rows contain the same cycling bit, then the first row will be used.

The row whose cycling bit is different will be erased and the entire row will be programmed with the given data, including a toggled version of the cycling bit.

### 4.11.5 Example Routine Calls

This code is for illustrative purposes only and does not represent valid syntax for any particular assembler.

```
EOU
           $80
RAM
       EQU
           $F000
RDVRRNG
PRGRNGE
       EQU
           $F003
           $F006
ERANRGE
       EQU
REDPROG
       EOU
           $F009
RAM Definitions for Subroutines
```

```
CTRLBYT RMB 1
CPUSPD RMB 1
LADDR RMB 2
BUMPS RMB 1
DERASE RMB 2
```

RAM+8

;Allocation of "DATA" space is dependent on the device and ;application

ORG

Advance Information

```
DATA
    RMB
; CALLING EXAMPLE FOR READ/VERIFY A RANGE (RDVRRNG)
#$FF
                 ;TARGET IS RAM
LDA
LDHX
      #$7807
                 ;END AFTER FIRST ROW
STHX
      LADDR
      #$7800
                 ;START AT FIRST ROW
LDHX
JSR
      RDVRRNG
                 ;DATA WILL CONTAIN FLASH INFO
; CALLING EXAMPLE FOR ERASE A RANGE (ERARNGE)
;Load Bus frequency in MHz * 4
VOM
     #$08,CPUSPD
MOV
                 ;Bits 5&6 hold the block size to erase
     #$60,CTRLBYT
                 ;00 Full Array
                  ;20 One-Half Array
                  ;40 Eight Rows
                  ;60 Singe Row
                  Remember a Row is 1 byte
                  ;Set erase time in uS/24, number in
                  ;decimal
     #100000/24
L'DHX
STHX
     DERASE
LDHX
     #$7800
                 ; Address in the range to erase
JSR
     ERARNGE
                 ;Call through jump table
; CALLING EXAMPLE FOR PROGRAM A RANGE (PRGRNGE)
MOV
     #'P',DATA
MOV
     #'R',DATA+1
VOM
     #'O', DATA+2
     #'G', DATA+3
V/OM
VOM
     #'T', DATA+4
MOV
     #'E',DATA+5
MOV
     #'S',DATA+6
     #'T',DATA+7
VOM
MOV
     #$08,CPUSPD
                 ;Load Bus frequency in MHz * 4
MOV
     #$0A,BUMPS
                 ;Load max number of programming steps
                  ; before a failure is returned
LDHX
                  ;Load the last address to program
     #$7807
STHX
      LADDR
                 ;into LADDR
LDHX
     #$7800
                  ;Load the first address to program
                  ;into H:X
                  ;This range may cross page boundaries
                  ; and may be any length, so long as the
                  ;data to program is loaded in RAM
                  ; beginning at DATA.
JSR
     PRGRNGE
                  ; Call through jump table.
```

MC68HC908RK2 — Rev. 3.0

```
; CALLING EXAMPLE FOR REDUNDANT PROGRAM A ROW (REDPROG)
MOV
      #$56,DATA
      #'P',DATA+1
MOV
MOV
      #'R',DATA+2
VOM
      #'O', DATA+3
      #'G', DATA+4
VOM
      #'R',DATA+5
MOV
MOV
      #'E',DATA+6
VOM
      #'D',DATA+7
VOM
      #$08,CPUSPD
                   ;Load Bus frequency in MHz * 4
VOM
                   ;Load max number of programming steps
      #$OA,BUMPS
                   ; before a failure is returned
                   ;Set erase time in uS/24
      #100000/24
LDHX
     DERASE
STHX
LDHX
                   ;Load the last address of the multi-row
      #$7808
                   ;range; (in this case, 2 rows)
STHX
      LADDR
                   ;into LADDR
      #$7800
                   ;Load the first address of the
LDHX
                   ;multi-row range into H:X
JSR
      REDPROG
                   ; Call through jump table.
```

### 4.12 Low-Power Modes

The WAIT and STOP instructions put the MCU in low powerconsumption standby modes.

#### 4.12.1 Wait Mode

Putting the MCU into wait mode while the FLASH 2TS is in read mode does not affect the operation of the FLASH 2TS memory directly, but there will be no memory activity since the CPU is inactive.

The WAIT instruction should not be executed while performing a program or erase operation on the FLASH 2TS. When the MCU is put into wait mode, the charge pump for the FLASH 2TS is disabled so that either a program or erase operation will not continue. If the memory is in either program mode (PGM = 1, HVEN = 1) or erase mode (ERASE = 1, HVEN = 1), then it will remain in that mode during wait. Exit from wait mode must now be done with a reset rather than an interrupt because if

Advance Information MC68HC908RK2 — Rev. 3.0

exiting wait with an interrupt, the memory will not be in read mode and the interrupt vector cannot be read from the memory.

### **4.12.2 Stop Mode**

When the MCU is put into stop mode, if the FLASH 2TS is in read mode, it will be put into low-power standby.

The STOP instruction should not be executed while performing a program or erase operation on the FLASH 2TS. When the MCU is put into stop mode, the charge pump for the FLASH 2TS is disabled so that either a program or erase operation will not continue. If the memory is in either program mode (PGM = 1, HVEN = 1) or erase mode (ERASE = 1, HVEN = 1), then it will remain in that mode during stop. Exit from stop mode now must be done with a reset rather than an interrupt because if exiting stop with an interrupt, the memory will not be in read mode and the interrupt vector cannot be read from the memory.

# FLASH 2TS Memory

MOTOROLA

# **Section 5. Central Processor Unit (CPU)**

### 5.1 Contents

| 5.2                                              | Introduction64                                                                                              |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| 5.3                                              | Features                                                                                                    |
| 5.4<br>5.4.1<br>5.4.2<br>5.4.3<br>5.4.4<br>5.4.5 | CPU Registers.64Accumulator.65Index Register.65Stack Pointer.66Program Counter.67Condition Code Register.67 |
| 5.5                                              | Arithmetic/Logic Unit (ALU)69                                                                               |
| 5.6<br>5.6.1<br>5.6.2                            | Low-Power Modes.69Wait Mode.70Stop Mode.70                                                                  |
| 5.7                                              | CPU During Break Interrupts                                                                                 |
| 5.8                                              | Instruction Set Summary70                                                                                   |
|                                                  |                                                                                                             |

# **Central Processor Unit (CPU)**

### 5.2 Introduction

The M68HC08 CPU is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The *CPU08 Reference Manual*, Motorola document order number CPU08RM/AD, contains a description of the CPU instruction set, addressing modes, and architecture.

### 5.3 Features

### Features of the CPU include:

- Object code fully upward-compatible with M68HC05 Family
- 16-bit stack pointer with stack manipulation instructions
- 16-bit index register with X-register manipulation instructions
- 4-MHz CPU internal bus frequency
- 64-Kbyte program/data memory space
- 16 addressing modes
- Memory-to-memory data moves without using accumulator
- Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions
- Enhanced binary-coded decimal (BCD) data handling
- Modular architecture with expandable internal bus definition for extension of addressing range beyond 64 Kbytes
- Low-power stop and wait modes

# 5.4 CPU Registers

**Figure 5-1** shows the five CPU registers. CPU registers are not part of the memory map.



Figure 5-1. CPU Registers

### 5.4.1 Accumulator

The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations.



Figure 5-2. Accumulator (A)

### 5.4.2 Index Register

The 16-bit index register allows indexed addressing of a 64-Kbyte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register.

In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand.

MC68HC908RK2 - Rev. 3.0

### **Central Processor Unit (CPU)**

The index register can serve also as a temporary data storage location.



Figure 5-3. Index Register (H:X)

### 5.4.3 Stack Pointer

The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to \$00FF. The reset stack pointer (RSP) instruction sets the least significant byte (LSB) to \$FF and does not affect the most significant byte (MSB). The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack.

In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand.



Figure 5-4. Stack Pointer (SP)

**NOTE:** For correct operation, the stack pointer must point only to RAM locations.

### 5.4.4 Program Counter

The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched.

Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location.

During reset, the program counter is loaded with the reset vector address located at \$FFFE and \$FFFF. The vector address is the address of the first instruction to be executed after exiting the reset state.



Figure 5-5. Program Counter (PC)

### 5.4.5 Condition Code Register

The 8-bit condition code register contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and 5 are set permanently to logic 1. The following paragraphs describe the functions of the condition code register.



Figure 5-6. Condition Code Register (CCR)

MC68HC908RK2 — Rev. 3.0

## **Central Processor Unit (CPU)**

### V — Overflow Flag

The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag.

1 = Overflow

0 = No overflow

### H — Half-Carry Flag

The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor.

1 = Carry between bits 3 and 4

0 = No carry between bits 3 and 4

### I — Interrupt Mask

When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched.

1 = Interrupts disabled

0 = Interrupts enabled

### **NOTE:**

To maintain M6805 compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the PSHH and PULH instructions.

After the I bit is cleared, the highest-priority interrupt request is serviced first.

A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can be cleared only by the clear interrupt mask software instruction (CLI).

### N — Negative Flag

The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result.

- 1 = Negative result
- 0 = Non-negative result

### Z — Zero Flag

The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produce a result of \$00.

- 1 = Zero result
- 0 = Non-zero result

### C — Carry/Borrow Flag

The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag.

- 1 = Carry out of bit 7
- 0 = No carry out of bit 7

# 5.5 Arithmetic/Logic Unit (ALU)

The ALU performs the arithmetic and logic operations defined by the instruction set.

Refer to the *CPU08 Reference Manual*, Motorola document oeswe number CPU08RM/AD, for a description of the instructions and addressing modes and more detail about the architecture of the CPU.

### 5.6 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

# **Central Processor Unit (CPU)**

#### 5.6.1 Wait Mode

### The WAIT instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- Disables the CPU clock

### 5.6.2 Stop Mode

### The STOP instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- Disables the CPU clock

After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay.

# 5.7 CPU During Break Interrupts

If the break module is enabled, a break interrupt causes the CPU to execute the software interrupt instruction (SWI) at the completion of the current CPU instruction. (See **Section 7. Break Module (BRK)**.) The program counter vectors to \$FFFC-\$FFFD (\$FEFC-\$FEFD in monitor mode).

A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation if the break interrupt has been deasserted.

# 5.8 Instruction Set Summary

Table 5-1 provides a summary of the M68HC08 instruction set.

Table 5-1. Instruction Set Summary (Sheet 1 of 7)

| Source                                                                                         | Operation                                            | Description                                            |          |   | Eff |          |   |    | Address<br>Mode                                                                              | Opcode                                           | Operand                                         | les                                  |
|------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------|----------|---|-----|----------|---|----|----------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------|
| Form                                                                                           | o peranen                                            | 2000.                                                  | ٧        | Н | I   | N        | Z | С  | Add                                                                                          | Opc                                              | Ope                                             | Cycles                               |
| ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X<br>ADC opr,SP<br>ADC opr,SP | Add with Carry                                       | A ← (A) + (M) + (C)                                    | ‡        | ‡ | _   | <b>‡</b> | ‡ | Į. | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                          | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff       | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| ADD #opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD opr,X<br>ADD opr,SP<br>ADD opr,SP         | Add without Carry                                    | A ← (A) + (M)                                          | ‡        | ‡ | _   | <b>‡</b> | ‡ | ‡  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                          | AB<br>BB<br>CB<br>DB<br>EB<br>FB<br>9EEB<br>9EDB | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| AIS #opr                                                                                       | Add Immediate Value (Signed) to SP                   | SP ← (SP) + (16 <b>«</b> M)                            | -        | - | -   | -        | - | -  | IMM                                                                                          | A7                                               | ii                                              | 2                                    |
| AIX #opr                                                                                       | Add Immediate Value (Signed) to H:X                  | H:X ← (H:X) + (16 <b>«</b> M)                          | -        | - | -   | -        | - | -  | IMM                                                                                          | AF                                               | ii                                              | 2                                    |
| AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND,X<br>AND opr,SP<br>AND opr,SP  | Logical AND                                          | A ← (A) & (M)                                          | 0        | _ | _   | ‡        | ‡ | _  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                          | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4<br>9ED4 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff       | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL opr,SP                                   | Arithmetic Shift Left<br>(Same as LSL)               | C ←                                                    | ‡        | _ | _   | ‡        | ‡ | ‡  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                        | 38<br>48<br>58<br>68<br>78<br>9E68               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP                                | Arithmetic Shift Right                               | b7 b0                                                  | 1        | - | _   | 1        | ‡ | ‡  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                        | 37<br>47<br>57<br>67<br>77<br>9E67               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| BCC rel                                                                                        | Branch if Carry Bit Clear                            | $PC \leftarrow (PC) + 2 + rel?(C) = 0$                 | _        | _ | _   | _        | - | _  | REL                                                                                          | 24                                               | rr                                              | 3                                    |
| BCLR n, opr                                                                                    | Clear Bit n in M                                     | Mn ← 0                                                 | _        | _ | _   | _        | _ | _  | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D           | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd    | 4<br>4<br>4<br>4<br>4<br>4<br>4      |
| BCS rel                                                                                        | Branch if Carry Bit Set (Same as BLO)                | PC ← (PC) + 2 + rel? (C) = 1                           | <u> </u> | _ | _   | _        | _ | -  | REL                                                                                          | 25                                               | rr                                              | 3                                    |
| BEQ rel                                                                                        | Branch if Equal                                      | PC ← (PC) + 2 + rel? (Z) = 1                           | -        | _ | _   | _        | - | _  | REL                                                                                          | 27                                               | rr                                              | 3                                    |
| BGE opr                                                                                        | Branch if Greater Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 0$       | -        | - | -   | -        | - | -  | REL                                                                                          | 90                                               | rr                                              | 3                                    |
| BGT opr                                                                                        | Branch if Greater Than (Signed Operands)             | $PC \leftarrow (PC) + 2 + rel? (Z)   (N \oplus V) = 0$ | _        | _ | _   | _        | _ | _  | REL                                                                                          | 92                                               | rr                                              | 3                                    |

MC68HC908RK2 - Rev. 3.0

# Central Processor Unit (CPU)

Table 5-1. Instruction Set Summary (Sheet 2 of 7)

| Source<br>Form                                                                                | Operation                                         | Description                                             |   |   | Effect<br>on CC |   |          |          | Address<br>Mode                                                                              | Opcode                                           | Operand                                                              | Cycles                                |
|-----------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------|---|---|-----------------|---|----------|----------|----------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------|---------------------------------------|
| FOIIII                                                                                        |                                                   | •                                                       | ٧ | Н | I               | N | Z        | С        | Ado                                                                                          | obc                                              | odo                                                                  | S                                     |
| BHCC rel                                                                                      | Branch if Half Carry Bit Clear                    | PC ← (PC) + 2 + rel? (H) = 0                            | - | _ | -               | - | _        | -        | REL                                                                                          | 28                                               | rr                                                                   | 3                                     |
| BHCS rel                                                                                      | Branch if Half Carry Bit Set                      | PC ← (PC) + 2 + rel? (H) = 1                            | - | - | -               | - | -        | -        | REL                                                                                          | 29                                               | rr                                                                   | 3                                     |
| BHI rel                                                                                       | Branch if Higher                                  | $PC \leftarrow (PC) + 2 + rel?(C)   (Z) = 0$            | - | - | -               | _ | -        | -        | REL                                                                                          | 22                                               | rr                                                                   | 3                                     |
| BHS rel                                                                                       | Branch if Higher or Same<br>(Same as BCC)         | PC ← (PC) + 2 + rel? (C) = 0                            | _ | _ | _               | _ | _        | -        | REL                                                                                          | 24                                               | rr                                                                   | 3                                     |
| BIH rel                                                                                       | Branch if IRQ Pin High                            | PC ← (PC) + 2 + rel ?                                   | - | _ | _               | - | _        | -        | REL                                                                                          | 2F                                               | rr                                                                   | 3                                     |
| BIL rel                                                                                       | Branch if IRQ Pin Low                             | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 0$     | - | - | -               | _ | -        | -        | REL                                                                                          | 2E                                               | rr                                                                   | 3                                     |
| BIT #opr<br>BIT opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT,X<br>BIT opr,SP<br>BIT opr,SP | Bit Test                                          | (A) & (M)                                               | 0 | _ | _               | ‡ | <b>‡</b> | _        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                          | A5<br>B5<br>C5<br>D5<br>E5<br>F5<br>9EE5<br>9ED5 |                                                                      | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5  |
| BLE opr                                                                                       | Branch if Less Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel ? (Z)   (N \oplus V) = 1$ | - | - | -               | - | -        | -        | REL                                                                                          | 93                                               | rr                                                                   | 3                                     |
| BLO rel                                                                                       | Branch if Lower (Same as BCS)                     | PC ← (PC) + 2 + rel? (C) = 1                            | - | - | -               | - | -        | _        | REL                                                                                          | 25                                               | rr                                                                   | 3                                     |
| BLS rel                                                                                       | Branch if Lower or Same                           | PC ← (PC) + 2 + rel? (C)   (Z) = 1                      | - | _ | -               | _ | _        | _        | REL                                                                                          | 23                                               | rr                                                                   | 3                                     |
| BLT opr                                                                                       | Branch if Less Than (Signed Operands)             | PC ← (PC) + 2 + <i>rel</i> ? (N ⊕ V) =1                 | - | - | -               | - | -        | -        | REL                                                                                          | 91                                               | rr                                                                   | 3                                     |
| BMC rel                                                                                       | Branch if Interrupt Mask Clear                    | PC ← (PC) + 2 + rel? (I) = 0                            | - | - | -               | - | -        | -        | REL                                                                                          | 2C                                               | rr                                                                   | 3                                     |
| BMI rel                                                                                       | Branch if Minus                                   | PC ← (PC) + 2 + rel? (N) = 1                            | - | _ | -               | - | -        | -        | REL                                                                                          | 2B                                               | rr                                                                   | 3                                     |
| BMS rel                                                                                       | Branch if Interrupt Mask Set                      | PC ← (PC) + 2 + rel ? (I) = 1                           | - | - | -               | _ | -        | -        | REL                                                                                          | 2D                                               | rr                                                                   | 3                                     |
| BNE rel                                                                                       | Branch if Not Equal                               | $PC \leftarrow (PC) + 2 + rel? (Z) = 0$                 | - | - | -               | - | -        | _        | REL                                                                                          | 26                                               | rr                                                                   | 3                                     |
| BPL rel                                                                                       | Branch if Plus                                    | $PC \leftarrow (PC) + 2 + rel? (N) = 0$                 | - | - | -               | - | -        | -        | REL                                                                                          | 2A                                               | rr                                                                   | 3                                     |
| BRA rel                                                                                       | Branch Always                                     | PC ← (PC) + 2 + rel                                     | - | _ | -               | _ | _        | _        | REL                                                                                          | 20                                               | rr                                                                   | 3                                     |
| BRCLR n,opr,rel                                                                               | Branch if Bit <i>n</i> in M Clear                 | PC ← (PC) + 3 + rel? (Mn) = 0                           | - | _ | -               | - | _        | <b>‡</b> | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 01<br>03<br>05<br>07<br>09<br>0B<br>0D<br>0F     | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5 5 5 5 5 5 5 5                       |
| BRN rel                                                                                       | Branch Never                                      | PC ← (PC) + 2                                           | - | _ | -               | - | _        | -        | REL                                                                                          | 21                                               | rr                                                                   | 3                                     |
| BRSET n,opr,rel                                                                               | Branch if Bit n in M Set                          | PC ← (PC) + 3 + rel? (Mn) = 1                           | _ | _ | _               | _ | _        | ‡        | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7)                      | 00<br>02<br>04<br>06<br>08<br>0A<br>0C<br>0E     | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 |

Table 5-1. Instruction Set Summary (Sheet 3 of 7)

| Source                                                                                                 | Operation                     | Description                                                                                                                                                                                                                                                                                                                                      |   |          |   | ec       |          |          | Address<br>Mode                                                                              | Opcode                                           | Operand                                         | les                                  |
|--------------------------------------------------------------------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------|---|----------|----------|----------|----------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------|
| Form                                                                                                   |                               | <b>.</b>                                                                                                                                                                                                                                                                                                                                         | ٧ | Н        | I | N        | Z        | С        | Add                                                                                          | Opc                                              | Ope                                             | Cycles                               |
| BSET n,opr                                                                                             | Set Bit <i>n</i> in M         | Mn ← 1                                                                                                                                                                                                                                                                                                                                           | _ | _        | _ | _        | _        | _        | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 10<br>12<br>14<br>16<br>18<br>1A<br>1C           | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd    | 4<br>4<br>4<br>4<br>4<br>4<br>4      |
| BSR rel                                                                                                | Branch to Subroutine          | $\begin{array}{c} PC \leftarrow (PC) + 2;  push  (PCL) \\ SP \leftarrow (SP) - 1;  push  (PCH) \\ SP \leftarrow (SP) - 1 \\ PC \leftarrow (PC) + \mathit{rel} \end{array}$                                                                                                                                                                       | _ | _        | _ | _        | _        | _        | REL                                                                                          | AD                                               | rr                                              | 4                                    |
| CBEQ opr,rel<br>CBEQA #opr,rel<br>CBEQX #opr,rel<br>CBEQ opr,X+,rel<br>CBEQ X+,rel<br>CBEQ opr,SP,rel  | Compare and Branch if Equal   | $\begin{array}{c} PC \leftarrow (PC) + 3 + rel ? (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel ? (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel ? (X) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel ? (A) - (M) = \$00 \\ PC \leftarrow (PC) + 2 + rel ? (A) - (M) = \$00 \\ PC \leftarrow (PC) + 4 + rel ? (A) - (M) = \$00 \\ \end{array}$ | _ | _        | _ | _        | _        | _        | DIR<br>IMM<br>IMM<br>IX1+<br>IX+<br>SP1                                                      | 31<br>41<br>51<br>61<br>71<br>9E61               | dd rr<br>ii rr<br>ii rr<br>ff rr<br>rr<br>ff rr | 5 4 4 5 4 6                          |
| CLC                                                                                                    | Clear Carry Bit               | C ← 0                                                                                                                                                                                                                                                                                                                                            | _ | -        | - | -        | -        | 0        | INH                                                                                          | 98                                               |                                                 | 1                                    |
| CLI                                                                                                    | Clear Interrupt Mask          | I ← 0                                                                                                                                                                                                                                                                                                                                            | _ | -        | 0 | -        | -        | _        | INH                                                                                          | 9A                                               |                                                 | 2                                    |
| CLR opr<br>CLRA<br>CLRX<br>CLRH<br>CLR opr,X<br>CLR ,X<br>CLR opr,SP                                   | Clear                         | $\begin{array}{l} M \leftarrow \$00 \\ A \leftarrow \$00 \\ X \leftarrow \$00 \\ X \leftarrow \$00 \\ H \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ \end{array}$                                                                                                                                           | 0 | _        | _ | 0        | 1        | _        | DIR<br>INH<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                 | 3F<br>4F<br>5F<br>8C<br>6F<br>7F<br>9E6F         | dd<br>ff<br>ff                                  | 3<br>1<br>1<br>3<br>2<br>4           |
| CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP,X<br>CMP,X<br>CMP opr,SP<br>CMP opr,SP | Compare A with M              | (A) – (M)                                                                                                                                                                                                                                                                                                                                        | ‡ | _        | _ | ‡        | ‡        | ‡        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                          | A1<br>B1<br>C1<br>D1<br>E1<br>F1<br>9EE1         | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X<br>COM opr,SP                                           | Complement (One's Complement) | $\begin{array}{l} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (A) = \$FF - (M) \\ X \leftarrow (X) = \$FF - (M) \\ M \leftarrow (\underline{M}) = \$FF - (M) \\ M \leftarrow (\underline{M}) = \$FF - (M) \\ M \leftarrow (M) = \$FF - (M) \\ M \leftarrow (M) = \$FF - (M) \end{array}$                                            | 0 | _        | _ | <b>‡</b> | ‡        | 1        | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                        | 33<br>43<br>53<br>63<br>73<br>9E63               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| CPHX #opr<br>CPHX opr                                                                                  | Compare H:X with M            | (H:X) – (M:M + 1)                                                                                                                                                                                                                                                                                                                                | ţ | -        | - | 1        | <b>‡</b> | <b>‡</b> | IMM<br>DIR                                                                                   | 65<br>75                                         | ii ii+1<br>dd                                   | 3 4                                  |
| CPX #opr<br>CPX opr<br>CPX opr<br>CPX ,X<br>CPX opr,X<br>CPX opr,X<br>CPX opr,SP<br>CPX opr,SP         | Compare X with M              | (X) – (M)                                                                                                                                                                                                                                                                                                                                        | 1 | _        | _ | <b>‡</b> | ‡        | ‡        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                          | A3<br>B3<br>C3<br>D3<br>E3<br>F3<br>9EE3<br>9ED3 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| DAA                                                                                                    | Decimal Adjust A              | (A) <sub>10</sub>                                                                                                                                                                                                                                                                                                                                | U | -        | _ | 1        | 1        | 1        | INH                                                                                          | 72                                               |                                                 | 2                                    |
|                                                                                                        | I                             | <u> </u>                                                                                                                                                                                                                                                                                                                                         | 1 | <u> </u> |   | 1        |          | <u> </u> | l .                                                                                          | l                                                | 1                                               | 1                                    |

# Central Processor Unit (CPU)

Table 5-1. Instruction Set Summary (Sheet 4 of 7)

| Source                                                                                              | Operation                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Eff<br>on ( |   |   |          |          |   | Address<br>Mode                                     | Opcode                                           | Operand                                   | les                                  |
|-----------------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---|---|----------|----------|---|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------|
| Form                                                                                                |                                  | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ٧           | Н | I | N        | Z        | С | Add                                                 | obc                                              | Ope                                       | Cycles                               |
| DBNZ opr,rel<br>DBNZA rel<br>DBNZX rel<br>DBNZ opr,X,rel<br>DBNZ X,rel<br>DBNZ opr,SP,rel           | Decrement and Branch if Not Zero | $\begin{array}{l} A \leftarrow (A)-1 \text{ or } M \leftarrow (M)-1 \text{ or } X \leftarrow (X)-1 \\ PC \leftarrow (PC)+3+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+2+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+2+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+3+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+2+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+2+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+4+\mathit{rel}? \text{ (result)} \neq 0 \end{array}$ | _           | _ | _ | _        | _        | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3B<br>4B<br>5B<br>6B<br>7B<br>9E6B               | dd rr<br>rr<br>rr<br>ff rr<br>rr<br>ff rr | 533546                               |
| DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X<br>DEC opr,SP                                        | Decrement                        | $\begin{array}{c} M \leftarrow (M) - 1 \\ A \leftarrow (A) - 1 \\ X \leftarrow (X) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                       | ‡           | _ | _ | ‡        | ‡        | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3A<br>4A<br>5A<br>6A<br>7A<br>9E6A               | dd<br>ff<br>ff                            | 4<br>1<br>1<br>4<br>3<br>5           |
| DIV                                                                                                 | Divide                           | $\begin{array}{c} A \leftarrow (H:A)/(X) \\ H \leftarrow Remainder \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -           | - | - | -        | 1        | 1 | INH                                                 | 52                                               |                                           | 7                                    |
| EOR #opr<br>EOR opr<br>EOR opr,<br>EOR opr,X<br>EOR opr,X<br>EOR,X<br>EOR opr,SP<br>EOR opr,SP      | Exclusive OR M with A            | $A \leftarrow (A \oplus M)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0           | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A8<br>B8<br>C8<br>D8<br>E8<br>F8<br>9EE8<br>9ED8 |                                           | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X<br>INC opr,SP                                        | Increment                        | $\begin{array}{c} M \leftarrow (M) + 1 \\ A \leftarrow (A) + 1 \\ X \leftarrow (X) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                       | 1           | _ | _ | <b>1</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3C<br>4C<br>5C<br>6C<br>7C<br>9E6C               | dd<br>ff<br>ff                            | 4<br>1<br>1<br>4<br>3<br>5           |
| JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X                                              | Jump                             | PC ← Jump Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | _           | _ | _ | _        | _        | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX                      | BC<br>CC<br>DC<br>EC<br>FC                       | dd<br>hh II<br>ee ff<br>ff                | 2<br>3<br>4<br>3<br>2                |
| JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X                                              | Jump to Subroutine               | $PC \leftarrow (PC) + n (n = 1, 2, \text{ or } 3)$<br>$Push (PCL); SP \leftarrow (SP) - 1$<br>$Push (PCH); SP \leftarrow (SP) - 1$<br>$PC \leftarrow Unconditional Address$                                                                                                                                                                                                                                                                                                                                                                                       | -           | - | - | -        | -        | - | DIR<br>EXT<br>IX2<br>IX1<br>IX                      | BD<br>CD<br>DD<br>ED<br>FD                       | dd<br>hh II<br>ee ff<br>ff                | 4<br>5<br>6<br>5<br>4                |
| LDA #opr<br>LDA opr<br>LDA opr,<br>LDA opr,X<br>LDA opr,X<br>LDA opr,SP<br>LDA opr,SP<br>LDA opr,SP | Load A from M                    | A ← (M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0           | _ | _ | 1        | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A6<br>B6<br>C6<br>D6<br>E6<br>F6<br>9EE6<br>9ED6 |                                           | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| LDHX #opr<br>LDHX opr                                                                               | Load H:X from M                  | H:X ← (M:M + 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0           | - | - | 1        | ‡        | _ | IMM<br>DIR                                          | 45<br>55                                         | ii jj<br>dd                               | 3 4                                  |
| LDX #opr<br>LDX opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX ,X<br>LDX opr,SP<br>LDX opr,SP      | Load X from M                    | X ← (M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0           | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AE<br>BE<br>CE<br>DE<br>EE<br>FE<br>9EEE<br>9EDE | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |

Advance Information

MC68HC908RK2 — Rev. 3.0

Table 5-1. Instruction Set Summary (Sheet 5 of 7)

| Source                                                                                                 | Operation                           | Description                                                                                                                                                                                           |          |   |   | ec       |   |   | Address<br>Mode                                     | Opcode                                           | Operand                    | les                                  |
|--------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|---|----------|---|---|-----------------------------------------------------|--------------------------------------------------|----------------------------|--------------------------------------|
| Form                                                                                                   |                                     |                                                                                                                                                                                                       |          |   |   | N        | Z | С | Add                                                 | odo                                              | оре                        | Cycles                               |
| LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP                                           | Logical Shift Left<br>(Same as ASL) | C ←                                                                                                                                                                                                   | 1        | _ | _ | <b>‡</b> | ‡ | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 38<br>48<br>58<br>68<br>78<br>9E68               | dd<br>ff<br>ff             | 4<br>1<br>1<br>4<br>3<br>5           |
| LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP                                           | Logical Shift Right                 | 0                                                                                                                                                                                                     | ‡        | _ | _ | 0        | ‡ | 1 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 34<br>44<br>54<br>64<br>74<br>9E64               | dd<br>ff<br>ff             | 4<br>1<br>1<br>4<br>3<br>5           |
| MOV opr,opr<br>MOV opr,X+<br>MOV #opr,opr<br>MOV X+,opr                                                | Move                                | $(M)_{Destination} \leftarrow (M)_{Source}$ $H:X \leftarrow (H:X) + 1 (IX+D, DIX+)$                                                                                                                   | 0        | _ | _ | Į.       | 1 | _ | DD<br>DIX+<br>IMD<br>IX+D                           | 4E<br>5E<br>6E<br>7E                             | dd dd<br>dd<br>ii dd<br>dd | 5<br>4<br>4<br>4                     |
| MUL                                                                                                    | Unsigned multiply                   | $X:A \leftarrow (X) \times (A)$                                                                                                                                                                       | -        | 0 | - | -        | - | 0 | INH                                                 | 42                                               |                            | 5                                    |
| NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X<br>NEG opr,SP                                           | Negate (Two's Complement)           | $\begin{array}{l} M \leftarrow -(M) = \$00 - (M) \\ A \leftarrow -(A) = \$00 - (A) \\ X \leftarrow -(X) = \$00 - (X) \\ M \leftarrow -(M) = \$00 - (M) \\ M \leftarrow -(M) = \$00 - (M) \end{array}$ | <b>‡</b> | - | - | <b>‡</b> | 1 | 1 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 30<br>40<br>50<br>60<br>70<br>9E60               | dd<br>ff<br>ff             | 4 1 1 4 3 5                          |
| NOP                                                                                                    | No Operation                        | None                                                                                                                                                                                                  | -        | _ | - | -        | - | _ | INH                                                 | 9D                                               |                            | 1                                    |
| NSA                                                                                                    | Nibble Swap A                       | A ← (A[3:0]:A[7:4])                                                                                                                                                                                   | -        | - | - | -        | - | _ | INH                                                 | 62                                               |                            | 3                                    |
| ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA,X<br>ORA,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR A and M                | A ← (A)   (M)                                                                                                                                                                                         | 0        | _ | _ | <b>‡</b> | ‡ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AA<br>BA<br>CA<br>DA<br>EA<br>FA<br>9EEA<br>9EDA |                            | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| PSHA                                                                                                   | Push A onto Stack                   | Push (A); SP ← (SP) – 1                                                                                                                                                                               | _        | _ | _ | -        | - | _ | INH                                                 | 87                                               |                            | 2                                    |
| PSHH                                                                                                   | Push H onto Stack                   | Push (H); $SP \leftarrow (SP) - 1$                                                                                                                                                                    | _        | _ | _ | _        | _ | _ | INH                                                 | 8B                                               |                            | 2                                    |
| PSHX                                                                                                   | Push X onto Stack                   | Push (X); $SP \leftarrow (SP) - 1$                                                                                                                                                                    | _        | _ | _ | -        | _ | _ | INH                                                 | 89                                               |                            | 2                                    |
| PULA                                                                                                   | Pull A from Stack                   | $SP \leftarrow (SP + 1); Pull (A)$                                                                                                                                                                    | _        | _ | _ | _        | - | _ | INH                                                 | 86                                               |                            | 2                                    |
| PULH                                                                                                   | Pull H from Stack                   | $SP \leftarrow (SP + 1); Pull (H)$                                                                                                                                                                    | _        | - | _ | -        | - | - | INH                                                 | 8A                                               |                            | 2                                    |
| PULX                                                                                                   | Pull X from Stack                   | $SP \leftarrow (SP + 1); Pull (X)$                                                                                                                                                                    | _        | - | _ | -        | - | _ | INH                                                 | 88                                               |                            | 2                                    |
| ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X<br>ROL opr,SP                                           | Rotate Left through Carry           | b7 b0                                                                                                                                                                                                 | <b>‡</b> | _ | - | <b>‡</b> | 1 | 1 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 39<br>49<br>59<br>69<br>79<br>9E69               | dd<br>ff<br>ff             | 411435                               |
| ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X<br>ROR opr,SP                                           | Rotate Right through Carry          | b7 b0                                                                                                                                                                                                 | <b>‡</b> | _ | _ | ‡        | 1 | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 36<br>46<br>56<br>66<br>76<br>9E66               | dd<br>ff<br>ff             | 4<br>1<br>1<br>4<br>3<br>5           |

MC68HC908RK2 — Rev. 3.0

# Central Processor Unit (CPU)

Table 5-1. Instruction Set Summary (Sheet 6 of 7)

| Source<br>Form                                                                                  | Operation                       | Description                                                                                                                                                                                                                                                                                                                                                                                                          |    | 0        | Eff      | ec       | t<br>R   |                                                     | Address<br>Mode                                     | Opcode                                           | Operand                                   | sel                                  |
|-------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----------|----------|----------|----------|-----------------------------------------------------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------|
| FOIIII                                                                                          |                                 | ·                                                                                                                                                                                                                                                                                                                                                                                                                    | ٧  | Н        | I        | N        | Z        | С                                                   | Adc                                                 | Opc                                              | obe                                       | Cycles                               |
| RSP                                                                                             | Reset Stack Pointer             | SP ← \$FF                                                                                                                                                                                                                                                                                                                                                                                                            | -  | -        | _        | -        | _        | -                                                   | INH                                                 | 9C                                               |                                           | 1                                    |
| RTI                                                                                             | Return from Interrupt           | $\begin{array}{c} SP \leftarrow (SP) + 1;  Pull  (CCR) \\ SP \leftarrow (SP) + 1;  Pull  (A) \\ SP \leftarrow (SP) + 1;  Pull  (X) \\ SP \leftarrow (SP) + 1;  Pull  (PCH) \\ SP \leftarrow (SP) + 1;  Pull  (PCL) \end{array}$                                                                                                                                                                                      | 1  | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>1</b> | <b>‡</b>                                            | INH                                                 | 80                                               |                                           | 7                                    |
| RTS                                                                                             | Return from Subroutine          | $SP \leftarrow SP + 1$ ; Pull (PCH)<br>$SP \leftarrow SP + 1$ ; Pull (PCL)                                                                                                                                                                                                                                                                                                                                           | -  | -        | _        | -        | _        | _                                                   | INH                                                 | 81                                               |                                           | 4                                    |
| SBC #opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC opr,X<br>SBC,X<br>SBC opr,SP<br>SBC opr,SP | Subtract with Carry             | t                                                                                                                                                                                                                                                                                                                                                                                                                    | _  | _        | ‡        | ‡        | ‡        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2    |                                                  | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5      |                                      |
| SEC                                                                                             | Set Carry Bit                   | C ← 1                                                                                                                                                                                                                                                                                                                                                                                                                | -  | -        | -        | -        | -        | 1                                                   | INH                                                 | 99                                               |                                           | 1                                    |
| SEI                                                                                             | Set Interrupt Mask              | I ← 1                                                                                                                                                                                                                                                                                                                                                                                                                | -  | -        | 1        | -        | _        | -                                                   | INH                                                 | 9B                                               |                                           | 2                                    |
| STA opr<br>STA opr,<br>STA opr,X<br>STA opr,X<br>STA ,X<br>STA opr,SP<br>STA opr,SP             | Store A in M                    | M ← (A)                                                                                                                                                                                                                                                                                                                                                                                                              | 0  | _        | _        | <b>‡</b> | <b>‡</b> | _                                                   | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2        | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7       | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 3<br>4<br>4<br>3<br>2<br>4<br>5      |
| STHX opr                                                                                        | Store H:X in M                  | (M:M + 1) ← (H:X)                                                                                                                                                                                                                                                                                                                                                                                                    | 0  | -        | _        | 1        | 1        | -                                                   | DIR                                                 | 35                                               | dd                                        | 4                                    |
| STOP                                                                                            | Enable IRQ Pin; Stop Oscillator | I ← 0; Stop Oscillator                                                                                                                                                                                                                                                                                                                                                                                               | -  | -        | 0        | -        | _        | -                                                   | INH                                                 | 8E                                               |                                           | 1                                    |
| STX opr<br>STX opr,<br>STX opr,X<br>STX opr,X<br>STX ,X<br>STX opr,SP<br>STX opr,SP             | Store X in M                    | $M \leftarrow (X)$                                                                                                                                                                                                                                                                                                                                                                                                   | 0  | _        | _        | <b>‡</b> | 1        | _                                                   | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2        | BF<br>CF<br>DF<br>EF<br>FF<br>9EEF<br>9EDF       | dd<br>hh II<br>ee ff<br>ff<br>ee ff       | 3<br>4<br>4<br>3<br>2<br>4<br>5      |
| SUB #opr<br>SUB opr<br>SUB opr,<br>SUB opr,X<br>SUB opr,X<br>SUB,X<br>SUB opr,SP<br>SUB opr,SP  | Subtract                        | $A \leftarrow (A) - (M)$                                                                                                                                                                                                                                                                                                                                                                                             | ţ  | _        | _        | <b>1</b> | <b>‡</b> | <b>‡</b>                                            | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A0<br>B0<br>C0<br>D0<br>E0<br>F0<br>9EE0<br>9ED0 |                                           | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| SWI                                                                                             | Software Interrupt              | $\begin{array}{c} PC \leftarrow (PC) + 1;  Push  (PCL) \\ SP \leftarrow (SP) - 1;  Push  (PCH) \\ SP \leftarrow (SP) - 1;  Push  (X) \\ SP \leftarrow (SP) - 1;  Push  (A) \\ SP \leftarrow (SP) - 1;  Push  (CCR) \\ SP \leftarrow (SP) - 1;  Push  (CCR) \\ SP \leftarrow (SP) - 1;  I \leftarrow 1 \\ PCH \leftarrow Interrupt  Vector  High  Byte \\ PCL \leftarrow Interrupt  Vector  Low  Byte \\ \end{array}$ | _  | _        | 1        | _        | _        | _                                                   | INH                                                 | 83                                               |                                           | 9                                    |
| TAP                                                                                             | Transfer A to CCR               | CCR ← (A)                                                                                                                                                                                                                                                                                                                                                                                                            | 1  | 1        | 1        | 1        | 1        | 1                                                   | INH                                                 | 84                                               |                                           | 2                                    |
| TAX                                                                                             | Transfer A to X                 | X ← (A)                                                                                                                                                                                                                                                                                                                                                                                                              | 1_ | _        | l_       | -        | _        | -                                                   | INH                                                 | 97                                               |                                           | 1                                    |

Advance Information

MC68HC908RK2 — Rev. 3.0

Table 5-1. Instruction Set Summary (Sheet 7 of 7)

| Source<br>Form                                               | Operation                 | Description                            | Effect on CCR |   |   |   |   |   | Address<br>Mode                       | Opcode                             | Operand        | Cycles                     |
|--------------------------------------------------------------|---------------------------|----------------------------------------|---------------|---|---|---|---|---|---------------------------------------|------------------------------------|----------------|----------------------------|
| 1 01111                                                      |                           |                                        | ٧             | Н | I | N | Z | С | Add                                   | obo                                | obe            | Cyc                        |
| TPA                                                          | Transfer CCR to A         | $A \leftarrow (CCR)$                   | -             | - | _ | - | - | - | INH                                   | 85                                 |                | 1                          |
| TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X<br>TST opr,SP | Test for Negative or Zero | (A) – \$00 or (X) – \$00 or (M) – \$00 | 0             | _ | _ | 1 | 1 | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3D<br>4D<br>5D<br>6D<br>7D<br>9E6D | dd<br>ff<br>ff | 3<br>1<br>1<br>3<br>2<br>4 |
| TSX                                                          | Transfer SP to H:X        | H:X ← (SP) + 1                         | _             | _ | _ | - | - | _ | INH                                   | 95                                 |                | 2                          |
| TXA                                                          | Transfer X to A           | $A \leftarrow (X)$                     | -             | - | _ | - | - | - | INH                                   | 9F                                 |                | 1                          |
| TXS                                                          | Transfer H:X to SP        | (SP) ← (H:X) – 1                       | -             | - | _ | _ | _ | - | INH                                   | 94                                 |                | 2                          |

| Α     | Accumulator                                                         | n            | Any bit                                     |
|-------|---------------------------------------------------------------------|--------------|---------------------------------------------|
| С     | Carry/borrow bit                                                    | opr          | Operand (one or two bytes)                  |
| CCR   | Condition code register                                             | PC           | Program counter                             |
| dd    | Direct address of operand                                           | PCH          | Program counter high byte                   |
| dd rr | Direct address of operand and relative offset of branch instruction | PCL          | Program counter low byte                    |
| DD    | Direct to direct addressing mode                                    | REL          | Relative addressing mode                    |
| DIR   | Direct addressing mode                                              | rel          | Relative program counter offset byte        |
| DIX+  | Direct to indexed with post increment addressing mode               | rr           | Relative program counter offset byte        |
| ee ff | High and low bytes of offset in indexed, 16-bit offset addressing   | SP1          | Stack pointer, 8-bit offset addressing mode |
| EXT   | Extended addressing mode                                            | SP2          | Stack pointer 16-bit offset addressing mode |
| ff    | Offset byte in indexed, 8-bit offset addressing                     | SP           | Stack pointer                               |
| Н     | Half-carry bit                                                      | U            | Undefined                                   |
| Н     | Index register high byte                                            | V            | Overflow bit                                |
| hh II | High and low bytes of operand address in extended addressing        | X            | Index register low byte                     |
| 1     | Interrupt mask                                                      | Z            | Zero bit                                    |
| ii    | Immediate operand byte                                              | &            | Logical AND                                 |
| IMD   | Immediate source to direct destination addressing mode              | 1            | Logical OR                                  |
| IMM   | Immediate addressing mode                                           | $\oplus$     | Logical EXCLUSIVE OR                        |
| INH   | Inherent addressing mode                                            | ()           | Contents of                                 |
| IX    | Indexed, no offset addressing mode                                  | -( )         | Negation (two's complement)                 |
| IX+   | Indexed, no offset, post increment addressing mode                  | #            | Immediate value                             |
| IX+D  | Indexed with post increment to direct addressing mode               | <b>«</b>     | Sign extend                                 |
| IX1   | Indexed, 8-bit offset addressing mode                               | $\leftarrow$ | Loaded with                                 |
| IX1+  | Indexed, 8-bit offset, post increment addressing mode               | ?            | If                                          |
| IX2   | Indexed, 16-bit offset addressing mode                              | :            | Concatenated with                           |
| M     | Memory location                                                     | 1            | Set or cleared                              |
| N     | Negative bit                                                        | —            | Not affected                                |
|       |                                                                     |              |                                             |

## 5.9 Opcode Map

The opcode map is provided in **Table 5-2**.

Advance Information

MC68HC908RK2 — Rev. 3.0

#### Table 5-2. Opcode Map

|            | Bit Mani             | oulation            | Branch             |                    |                     | Read-Mod            | lify-Write          |                    |                    | Cor                | trol              |                   |                   |                   | Register          | /Memory           |                   |                   |                  |
|------------|----------------------|---------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|
|            | DIR                  | DIR                 | REL                | DIR                | INH                 | INH                 | IX1                 | SP1                | IX                 | INH                | INH               | IMM               | DIR               | EXT               | IX2               | SP2               | IX1               | SP1               | IX               |
| MSB<br>LSB | 0                    | 1                   | 2                  | 3                  | 4                   | 5                   | 6                   | 9E6                | 7                  | 8                  | 9                 | Α                 | В                 | C                 | D                 | 9ED               | E                 | 9EE               | F                |
| . 0        | 5<br>BRSET0<br>3 DIR | BSET0<br>2 DIR      | 3<br>BRA<br>2 REL  | 4<br>NEG<br>2 DIR  | 1<br>NEGA<br>1 INH  | 1<br>NEGX<br>1 INH  | 4<br>NEG<br>2 IX1   | 5<br>NEG<br>3 SP1  | 3<br>NEG<br>1 IX   | 7<br>RTI<br>1 INH  | 3<br>BGE<br>2 REL | SUB<br>2 IMM      | 3<br>SUB<br>2 DIR | SUB<br>3 EXT      | 4<br>SUB<br>3 IX2 | 5<br>SUB<br>4 SP2 | 3<br>SUB<br>2 IX1 | 4<br>SUB<br>3 SP1 | SUB<br>1 IX      |
| 1          | 5<br>BRCLR0<br>3 DIR | 4<br>BCLR0<br>2 DIR | 3<br>BRN<br>2 REL  | 5<br>CBEQ<br>3 DIR | 4<br>CBEQA<br>3 IMM | 4<br>CBEQX<br>3 IMM | 5<br>CBEQ<br>3 IX1+ | 6<br>CBEQ<br>4 SP1 | 4<br>CBEQ<br>2 IX+ | 4<br>RTS<br>1 INH  | 3<br>BLT<br>2 REL | 2<br>CMP<br>2 IMM | 3<br>CMP<br>2 DIR | 4<br>CMP<br>3 EXT | 4<br>CMP<br>3 IX2 | 5<br>CMP<br>4 SP2 | 3<br>CMP<br>2 IX1 | 4<br>CMP<br>3 SP1 | 2<br>CMP<br>1 IX |
| 2          | 5<br>BRSET1<br>3 DIR | 4<br>BSET1<br>2 DIR | 3<br>BHI<br>2 REL  |                    | 5<br>MUL<br>1 INH   | 7<br>DIV<br>1 INH   | 3<br>NSA<br>1 INH   |                    | 2<br>DAA<br>1 INH  |                    | 3<br>BGT<br>2 REL | SBC<br>2 IMM      | 3<br>SBC<br>2 DIR | SBC<br>3 EXT      | SBC<br>3 IX2      | 5<br>SBC<br>4 SP2 | 3<br>SBC<br>2 IX1 | 4<br>SBC<br>3 SP1 | SBC<br>1 IX      |
| 3          | 5<br>BRCLR1<br>3 DIR | 4<br>BCLR1<br>2 DIR | 3<br>BLS<br>2 REL  | 4<br>COM<br>2 DIR  | 1<br>COMA<br>1 INH  | 1<br>COMX<br>1 INH  | 4<br>COM<br>2 IX1   | 5<br>COM<br>3 SP1  | COM<br>1 IX        | 9<br>SWI<br>1 INH  | 3<br>BLE<br>2 REL | CPX<br>2 IMM      | 3<br>CPX<br>2 DIR | 4<br>CPX<br>3 EXT | 4<br>CPX<br>3 IX2 | 5<br>CPX<br>4 SP2 | 3<br>CPX<br>2 IX1 | 4<br>CPX<br>3 SP1 | 2<br>CPX<br>1 IX |
| 4          | 5<br>BRSET2<br>3 DIR | 4<br>BSET2<br>2 DIR | BCC<br>2 REL       | 4<br>LSR<br>2 DIR  | 1<br>LSRA<br>1 INH  | 1<br>LSRX<br>1 INH  | 4<br>LSR<br>2 IX1   | 5<br>LSR<br>3 SP1  | USR<br>1 IX        | 2<br>TAP<br>1 INH  | 2<br>TXS<br>1 INH | 2<br>AND<br>2 IMM | 3<br>AND<br>2 DIR | 4<br>AND<br>3 EXT | 4<br>AND<br>3 IX2 | 5<br>AND<br>4 SP2 | 3<br>AND<br>2 IX1 | 4<br>AND<br>3 SP1 | 2<br>AND<br>1 IX |
| 5          | 5<br>BRCLR2<br>3 DIR | 4<br>BCLR2<br>2 DIR | 3<br>BCS<br>2 REL  | 4<br>STHX<br>2 DIR | 3<br>LDHX<br>3 IMM  | 4<br>LDHX<br>2 DIR  | 3<br>CPHX<br>3 IMM  |                    | 4<br>CPHX<br>2 DIR | 1<br>TPA<br>1 INH  | 2<br>TSX<br>1 INH | 2<br>BIT<br>2 IMM | 3<br>BIT<br>2 DIR | 4<br>BIT<br>3 EXT | 4<br>BIT<br>3 IX2 | 5<br>BIT<br>4 SP2 | 3<br>BIT<br>2 IX1 | 4<br>BIT<br>3 SP1 | 2<br>BIT<br>1 IX |
| 6          | 5<br>BRSET3<br>3 DIR | 4<br>BSET3<br>2 DIR | 3<br>BNE<br>2 REL  | 4<br>ROR<br>2 DIR  | 1<br>RORA<br>1 INH  | 1<br>RORX<br>1 INH  | 4<br>ROR<br>2 IX1   | 5<br>ROR<br>3 SP1  | 3<br>ROR<br>1 IX   | 2<br>PULA<br>1 INH |                   | 2<br>LDA<br>2 IMM | 3<br>LDA<br>2 DIR | 4<br>LDA<br>3 EXT | 4<br>LDA<br>3 IX2 | 5<br>LDA<br>4 SP2 | 3<br>LDA<br>2 IX1 | 4<br>LDA<br>3 SP1 | 2<br>LDA<br>1 IX |
| 7          | 5<br>BRCLR3<br>3 DIR | 4<br>BCLR3<br>2 DIR | 3<br>BEQ<br>2 REL  | 4<br>ASR<br>2 DIR  | 1<br>ASRA<br>1 INH  | 1<br>ASRX<br>1 INH  | 4<br>ASR<br>2 IX1   | 5<br>ASR<br>3 SP1  | 3<br>ASR<br>1 IX   | 2<br>PSHA<br>1 INH | 1<br>TAX<br>1 INH | AIS<br>2 IMM      | 3<br>STA<br>2 DIR | 4<br>STA<br>3 EXT | 4<br>STA<br>3 IX2 | 5<br>STA<br>4 SP2 | 3<br>STA<br>2 IX1 | 4<br>STA<br>3 SP1 | 2<br>STA<br>1 IX |
| 8          | 5<br>BRSET4<br>3 DIR | BSET4<br>2 DIR      | 3<br>BHCC<br>2 REL | 4<br>LSL<br>2 DIR  | 1<br>LSLA<br>1 INH  | 1<br>LSLX<br>1 INH  | 4<br>LSL<br>2 IX1   | 5<br>LSL<br>3 SP1  | USL<br>1 IX        | 2<br>PULX<br>1 INH | 1<br>CLC<br>1 INH | EOR<br>2 IMM      | 2 DIR             | 4<br>EOR<br>3 EXT | 4<br>EOR<br>3 IX2 | 5<br>EOR<br>4 SP2 | 3<br>EOR<br>2 IX1 | 4<br>EOR<br>3 SP1 | EOR<br>1 IX      |
| 9          | 5<br>BRCLR4<br>3 DIR | 4<br>BCLR4<br>2 DIR | 3<br>BHCS<br>2 REL | 4<br>ROL<br>2 DIR  | 1<br>ROLA<br>1 INH  | 1<br>ROLX<br>1 INH  | 4<br>ROL<br>2 IX1   | 5<br>ROL<br>3 SP1  | 3<br>ROL<br>1 IX   | 2<br>PSHX<br>1 INH | 1<br>SEC<br>1 INH | 2<br>ADC<br>2 IMM | 3<br>ADC<br>2 DIR | 4<br>ADC<br>3 EXT | 4<br>ADC<br>3 IX2 | 5<br>ADC<br>4 SP2 | 3<br>ADC<br>2 IX1 | 4<br>ADC<br>3 SP1 | 2<br>ADC<br>1 IX |
| A          | 5<br>BRSET5<br>3 DIR | 4<br>BSET5<br>2 DIR | 3<br>BPL<br>2 REL  | 4<br>DEC<br>2 DIR  | 1<br>DECA<br>1 INH  | 1<br>DECX<br>1 INH  | 4<br>DEC<br>2 IX1   | 5<br>DEC<br>3 SP1  | 3<br>DEC<br>1 IX   | 2<br>PULH<br>1 INH | 2<br>CLI<br>1 INH | ORA<br>2 IMM      | 3<br>ORA<br>2 DIR | 4<br>ORA<br>3 EXT | 4<br>ORA<br>3 IX2 | 5<br>ORA<br>4 SP2 | 3<br>ORA<br>2 IX1 | 4<br>ORA<br>3 SP1 | 2<br>ORA<br>1 IX |
| В          | 5<br>BRCLR5<br>3 DIR | 4<br>BCLR5<br>2 DIR | 3<br>BMI<br>2 REL  | 5<br>DBNZ<br>3 DIR | 3<br>DBNZA<br>2 INH | 3<br>DBNZX<br>2 INH | 5<br>DBNZ<br>3 IX1  | 6<br>DBNZ<br>4 SP1 | 4<br>DBNZ<br>2 IX  | 2<br>PSHH<br>1 INH | 2<br>SEI<br>1 INH | 2<br>ADD<br>2 IMM | 3<br>ADD<br>2 DIR | 4<br>ADD<br>3 EXT | 4<br>ADD<br>3 IX2 | 5<br>ADD<br>4 SP2 | 3<br>ADD<br>2 IX1 | 4<br>ADD<br>3 SP1 | 2<br>ADD<br>1 IX |
| С          | 5<br>BRSET6<br>3 DIR | 4<br>BSET6<br>2 DIR |                    | 4<br>INC<br>2 DIR  | 1<br>INCA<br>1 INH  | 1<br>INCX<br>1 INH  |                     | 5<br>INC<br>3 SP1  | INC<br>1 IX        | 1<br>CLRH<br>1 INH | 1<br>RSP<br>1 INH |                   | 2<br>JMP<br>2 DIR | 3<br>JMP<br>3 EXT | 4<br>JMP<br>3 IX2 |                   | 3<br>JMP<br>2 IX1 |                   | 2<br>JMP<br>1 IX |
| D          | 5<br>BRCLR6<br>3 DIR | 4<br>BCLR6<br>2 DIR | 3<br>BMS<br>2 REL  | 3<br>TST<br>2 DIR  |                     |                     | 3<br>TST<br>2 IX1   | 4<br>TST<br>3 SP1  | 2<br>TST<br>1 IX   |                    | 1<br>NOP<br>1 INH |                   | 4<br>JSR<br>2 DIR | 5<br>JSR<br>3 EXT |                   |                   | 5<br>JSR<br>2 IX1 |                   | JSR<br>1 IX      |
| E          |                      | 4<br>BSET7<br>2 DIR | 3<br>BIL<br>2 REL  |                    | 5<br>MOV<br>3 DD    | 4<br>MOV<br>2 DIX+  | 4<br>MOV<br>3 IMD   |                    | 4<br>MOV<br>2 IX+D | 1<br>STOP<br>1 INH | *                 | 2<br>LDX<br>2 IMM |                   | 4<br>LDX<br>3 EXT |                   | 5<br>LDX<br>4 SP2 |                   | 4<br>LDX<br>3 SP1 | 2<br>LDX<br>1 IX |
| F          | 5<br>BRCLR7<br>3 DIR | 4<br>BCLR7<br>2 DIR | 3<br>BIH<br>2 REL  | 3<br>CLR<br>2 DIR  | 1<br>CLRA<br>1 INH  | 1<br>CLRX<br>1 INH  | 3<br>CLR<br>2 IX1   | 4<br>CLR<br>3 SP1  | 2<br>CLR<br>1 IX   | 1<br>WAIT<br>1 INH | 1<br>TXA<br>1 INH | AIX<br>2 IMM      | 3<br>STX<br>2 DIR | STX<br>3 EXT      | STX<br>3 IX2      | 5<br>STX<br>4 SP2 | 3<br>STX<br>2 IX1 | 4<br>STX<br>3 SP1 | STX<br>1 IX      |
| , <u> </u> |                      |                     |                    |                    |                     |                     |                     |                    |                    |                    |                   |                   |                   |                   |                   |                   |                   | _                 |                  |

INH Inherent IMM Immediate DIR Direct

REL Relative Indexed, No Offset Indexed, 8-Bit Offset Indexed, 16-Bit Offset IX1 EXT Extended IX2 Indexed, 16-Bit O
DD Direct-Direct IMD Immediate-Direct
IX+D Indexed-Direct DIX+ Direct-Indexed

Stack Pointer, 8-Bit Offset Stack Pointer, 16-Bit Offset Indexed, No Offset with SP1 SP2 Post Increment
IX1+ Indexed, 1-Byte Offset with
Post Increment

Low Byte of Opcode in Hexadecimal

MSB High Byte of Opcode in Hexadecimal LSB 5 Cycles
BRSET0 Opcode Mnemonic
3 DIR Number of Bytes / Addressing Mode

\*Pre-byte for stack pointer indexed instructions

# **Section 6. System Integration Module (SIM)**

#### 6.1 Contents

| 6.2 Introduction                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6.3 SIM Bus Clock Control and Generation                                                                                                                                                                                                                                                                                                           |
| 6.3.2 Clock Startup from POR or LVI Reset                                                                                                                                                                                                                                                                                                          |
| 6.4 Reset and System Initialization                                                                                                                                                                                                                                                                                                                |
| 6.4.2.3Illegal Opcode Reset                                                                                                                                                                                                                                                                                                                        |
| 6.5SIM Counter.896.5.1SIM Counter During Power-On Reset.896.5.2SIM Counter During Stop Mode Recovery.896.5.3SIM Counter and Reset States.89                                                                                                                                                                                                        |
| 6.6       Program Exception Control.       .90         6.6.1       Interrupts       .90         6.6.1.1       Hardware Interrupts       .92         6.6.1.2       SWI Instruction.       .93         6.6.2       Reset       .93         6.6.3       Break Interrupts       .93         6.6.4       Status Flag Protection in Break Mode       .94 |
| 6.7       Low-Power Modes       .94         6.7.1       Wait Mode       .94         6.7.2       Stop Mode       .96                                                                                                                                                                                                                                |

MC68HC908RK2 - Rev. 3.0

| 6.8   | SIM Registers                   | . 97 |
|-------|---------------------------------|------|
| 6.8.1 | SIM Break Status Register       | 97   |
| 6.8.2 | SIM Reset Status Register       | .98  |
| 6.8.3 | SIM Break Flag Control Register | . 99 |

#### 6.2 Introduction

This section describes the system integration module (SIM). Together with the central processor unit (CPU), the SIM controls all MCU activities. The SIM is a system state controller that coordinates CPU and exception timing. A block diagram of the SIM is shown in **Figure 6-1**. **Figure 6-2** is a summary of the SIM input/output (I/O) registers.

The SIM is responsible for:

- Bus clock generation and control for CPU and peripherals:
  - Stop/wait/reset/break entry and recovery
  - Internal clock control
- Master reset control, including power-on reset (POR) and computer operating properly (COP) timeout
- Interrupt control:
  - Acknowledge timing
  - Arbitration control timing
  - Vector address generation
- CPU enable/disable timing



Figure 6-1. SIM Block Diagram



Figure 6-2. SIM I/O Register Summary

Table 6-1 shows the internal signal names used in this section.

**Table 6-1. Signal Name Conventions** 

| Signal Name | Description                                                      |
|-------------|------------------------------------------------------------------|
| CGMXCLK     | Selected clock source from internal clock generator module (ICG) |
| CGMOUT      | Clock output from ICG module Bus clock = CGMOUT divided by two   |
| ICLK        | Output from internal clock generator                             |
| ECLK        | External clock source                                            |
| IAB         | Internal address bus                                             |
| IDB         | internal data bus                                                |
| PORRST      | Signal from the power-on reset module to the SIM                 |
| IRST        | Internal reset signal                                            |
| R/W         | Read/write signal                                                |

**Advance Information** 

82

#### 6.3 SIM Bus Clock Control and Generation

The bus clock generator provides system clock signals for the CPU and peripherals on the MCU. The system clocks are generated from an incoming clock, CGMOUT, as shown in **Figure 6-3**. This clock can come from either an external oscillator or from the internal clock generator (ICG) module.

#### 6.3.1 Bus Timing

In user mode, the internal bus frequency is either the crystal oscillator output (ECLK) divided by four or the ICG output (ICLK) divided by four.

#### 6.3.2 Clock Startup from POR or LVI Reset

When the power-on reset (POR) module or the low-voltage inhibit (LVI) module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after 4096 CGMXCLK cycles. The RST pin is driven low by the SIM during this entire period. The bus clocks start upon completion of the timeout.



Figure 6-3. ICG Clock Signals

#### 6.3.3 Clocks in Stop Mode and Wait Mode

Upon exit from stop mode by an interrupt, break, or reset, the SIM allows CGMXCLK to clock the SIM counter. The CPU and peripheral clocks do not become active until after the stop delay timeout. This timeout is selectable as 4096 or 32 CGMXCLK cycles. (See 6.7.2 Stop Mode.)

In wait mode, the CPU clocks are inactive. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode.

## 6.4 Reset and System Initialization

The MCU has these reset sources:

- Power-on reset module (POR)
- External Reset Pin (RST)
- Computer operating properly module (COP)
- Low-voltage inhibit module (LVI)
- Illegal opcode
- Illegal address

All of these resets produce the vector \$FFFE–FFFF (\$FEFE–FEFF in monitor mode) and assert the internal reset signal (IRST). IRST causes all registers to be returned to their default values and all modules to be returned to their reset states.

An internal reset clears the SIM counter (see **6.5 SIM Counter**), but an external reset does not. Each of the resets sets a corresponding bit in the SIM reset status register (SRSR). (See **6.8 SIM Registers**.)

#### 6.4.1 External Pin Reset

Pulling the asynchronous  $\overline{RST}$  pin low halts all processing. The PIN bit of the SIM reset status register (SRSR) is set as long as  $\overline{RST}$  is held low for a minimum of 67 CGMXCLK cycles, assuming that neither the POR nor the LVI was the source of the reset.

Figure 6-4 shows the relative timing of an external reset recovery.



Figure 6-4. External Reset Recovery Timing

#### 6.4.2 Active Resets from Internal Sources

All internal reset sources actively pull the  $\overline{RST}$  pin low for 32 CGMXCLK cycles to allow resetting of external peripherals. The internal reset signal IRST continues to be asserted for an additional 32 cycles.

(See **Figure 6-5**.) An internal reset can be caused by an illegal address, illegal opcode, COP timeout, LVI, or POR. (See **Figure 6-6**.) Note that for LVI or POR resets, the SIM cycles through 4096 CGMXCLK cycles during which the SIM forces the RST pin low. The internal reset signal then follows the sequence from the falling edge of RST shown in **Figure 6-5**.

The COP reset is asynchronous to the bus clock.

The active reset feature allows the part to issue a reset to peripherals and other chips within a system built around the MCU.



Figure 6-5. Internal Reset Timing



Figure 6-6. Sources of Internal Reset

#### 6.4.2.1 Power-On Reset

When power is first applied to the MCU, the power-on reset module (POR) generates a pulse to indicate that power-on has occurred. The external reset pin (RST) is held low while the SIM counter counts out 4096 CGMXCLK cycles. Another 64 CGMXCLK cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur.

At power-on, these events occur:

- A POR pulse is generated.
- The internal reset signal is asserted.
- The SIM enables CGMOUT.
- Internal clocks to the CPU and modules are held inactive for 4096 CGMXCLK cycles to allow stabilization of the oscillator.
- The RST pin is driven low during the oscillator stabilization time.
- The POR bit of the SIM reset status register (SRSR) is set and all other bits in the register are cleared.



Figure 6-7. POR Recovery

MC68HC908RK2 — Rev. 3.0

#### 6.4.2.2 Computer Operating Properly (COP) Reset

The overflow of the COP counter causes an internal reset and sets the COP bit in the SIM reset status register (SRSR) if the COPD bit in the CONFIG register is at logic 0. (See Section 11. Computer Operating Properly Module (COP).)

#### 6.4.2.3 Illegal Opcode Reset

The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the SIM reset status register (SRSR) and causes a reset.

If the stop enable bit, STOP, in the configuration register (CONFIG) is logic 0, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset.

#### 6.4.2.4 Illegal Address Reset

An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the SIM reset status register (SRSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset.

#### 6.4.2.5 Low-Voltage Inhibit (LVI) Reset

The low-voltage inhibit module (LVI) asserts its output to the SIM when the  $V_{DD}$  voltage falls to the  $V_{LVR}$  voltage. The LVI bit in the SIM reset status register (SRSR) is set and a chip reset is asserted if the LVIPWRD and LVIRSTD bits in the CONFIG register are at logic 0. The  $\overline{RST}$  pin will be held low until the SIM counts 4096 CGMXCLK cycles after  $V_{DD}$  rises above  $V_{LVR}$  +  $H_{LVR}$ . Another 64 CGMXCLK cycles later, the CPU is released from reset to allow the reset vector sequence to occur. (See Section 12. Low-Voltage Inhibit (LVI).)

#### 6.5 SIM Counter

The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescaler for the computer operating properly module (COP). The SIM counter overflow supplies the clock for the COP module. The SIM counter is 12 bits long and is clocked by the falling edge of CGMXCLK.

#### 6.5.1 SIM Counter During Power-On Reset

The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the internal clock generation module (ICG) to drive the bus clock state machine.

#### 6.5.2 SIM Counter During Stop Mode Recovery

The SIM counter also is used for stop mode recovery. The STOP instruction clears the SIM counter. After an interrupt, break, or reset, the SIM senses the state of the short stop recovery bit, SSREC, in the CONFIG register. If the SSREC bit is a logic 1, then the stop recovery is reduced from the normal delay of 4096 CGMXCLK cycles down to 32 CGMXCLK cycles. This is ideal for applications using canned oscillators that do not require long startup times from stop mode. External crystal applications should use the full stop recovery time, that is, with SSREC cleared.

#### 6.5.3 SIM Counter and Reset States

External reset has no effect on the SIM counter. See **6.7.2 Stop Mode** for details. The SIM counter is free-running after all reset states. See **6.4.2 Active Resets from Internal Sources** for counter control and internal reset recovery sequences.

## **6.6 Program Exception Control**

Normal, sequential program execution can be changed in three different ways:

- 1. Interrupts:
  - a. Maskable hardware CPU interrupts
  - b. Non-maskable software interrupt instruction (SWI)
- 2. Reset
- 3. Break interrupts

#### 6.6.1 Interrupts

At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. **Figure 6-8** shows interrupt entry timing. **Figure 6-10** shows interrupt recovery timing.

Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched interrupt is serviced (or the I bit is cleared). (See Figure 6-9.)



Figure 6-8. Interrupt Entry

Advance Information MC68HC908RK2 — Rev. 3.0



Figure 6-9. Interrupt Processing



Figure 6-10. Interrupt Recovery

#### 6.6.1.1 Hardware Interrupts

A hardware interrupt does not stop the current instruction. Processing of a hardware interrupt begins after completion of the current instruction. When the current instruction is complete, the SIM checks all pending hardware interrupts. If interrupts are not masked (I bit clear in the condition code register), and if the corresponding interrupt enable bit is set, the SIM proceeds with interrupt processing; otherwise, the next instruction is fetched and executed.

If more than one interrupt is pending at the end of an instruction execution, the highest priority interrupt is serviced first. **Figure 6-11** demonstrates what happens when two interrupts are pending. If an interrupt is pending upon exit from the original interrupt service routine, the pending interrupt is serviced before the LDA instruction is executed.

The LDA opcode is prefetched by both the INT1 and INT2 RTI instructions. However, in the case of the INT1 RTI prefetch, this is a redundant operation.

**NOTE:** 

To maintain compatibility with the M68HC05, M6805, and M146805 Families the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, software should save the H register and then restore it prior to exiting the routine.



Figure 6-11. Interrupt Recognition Example

#### 6.6.1.2 SWI Instruction

The SWI instruction is a non-maskable instruction that causes an interrupt regardless of the state of the interrupt mask (I bit) in the condition code register.

**NOTE:** A software interrupt pushes PC onto the stack. A software interrupt does **not** push PC - 1, as a hardware interrupt does.

#### 6.6.2 Reset

All reset sources always have higher priority than interrupts and cannot be arbitrated.

#### 6.6.3 Break Interrupts

The break module can stop normal program flow at a softwareprogrammable break point by asserting its break interrupt output. (See Section 7. Break Module (BRK).) The SIM puts the CPU into the break state by forcing it to the SWI vector location. Refer to the break interrupt

MC68HC908RK2 — Rev. 3.0

subsection of each module to see how each module is affected by the break state.

#### 6.6.4 Status Flag Protection in Break Mode

The SIM controls whether status flags contained in other modules can be cleared during break mode. The user can select whether flags are protected from being cleared by properly initializing the break clear flag enable bit (BCFE) in the break flag control register (BFCR).

Protecting flags in break mode ensures that set flags will not be cleared while in break mode. This protection allows registers to be freely read and written during break mode without losing status flag information.

Setting the BCFE bit enables the clearing mechanisms. Once cleared in break mode, a flag remains cleared even when break mode is exited. Status flags with a 2-step clearing mechanism — for example, a read of one register followed by the read or write of another — are protected, even when the first step is accomplished prior to entering break mode. Upon leaving break mode, execution of the second step will clear the flag as normal.

#### 6.7 Low-Power Modes

Executing the WAIT or STOP instruction puts the MCU in a low power-consumption mode for standby situations. The SIM holds the CPU in a non-clocked state. The operation of each of these modes is described here. Both STOP and WAIT clear the interrupt mask (I) in the condition code register, allowing interrupts to occur.

#### 6.7.1 Wait Mode

In wait mode, the CPU clocks are inactive while one set of peripheral clocks continues to run. **Figure 6-12** shows the timing for wait mode entry.

A module that is active during wait mode can wake up the CPU with an interrupt if the interrupt is enabled. Stacking for the interrupt begins one

cycle after the WAIT instruction during which the interrupt occurred. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode.

Wait mode can also be exited by a reset or break. A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the SIM break status register (SBSR). If the COP disable bit, COPD, in the mask option register is logic 0, then the computer operating properly module (COP) is enabled and remains active in wait mode.



Note: Previous data can be operand data or the WAIT opcode, depending on the last instruction.

Figure 6-12. Wait Mode Entry Timing

Figure 6-13 and Figure 6-14 show the timing for WAIT recovery.



Note: EXITSTOPWAIT =  $\overline{RST}$  pin or CPU interrupt or break interrupt

Figure 6-13. Wait Recovery from Interrupt or Break



Figure 6-14. Wait Recovery from Internal Reset

MC68HC908RK2 — Rev. 3.0

#### 6.7.2 Stop Mode

In stop mode, the SIM counter is reset and the system clocks are disabled. An interrupt request from a module can cause an exit from stop mode. Stacking for interrupts begins after the selected stop recovery time has elapsed. Reset or break also causes an exit from stop mode.

The SIM disables the clock generator module outputs (CGMOUT and CGMXCLK) in stop mode, stopping the CPU and peripherals. Stop recovery time is selectable using the SSREC bit in the CONFIG register. If SSREC is set, stop recovery is reduced from the normal delay of 4096 CGMXCLK cycles down to 32. This is ideal for applications using canned oscillators that do not require long startup times from stop mode.

# **NOTE:** External crystal applications should use the full stop recovery time by clearing the SSREC bit.

A break interrupt during stop mode sets the SIM break stop/wait bit (SBSW) in the SIM break status register (SBSR).

The SIM counter is held in reset from the execution of the STOP instruction until the beginning of stop recovery. It is then used to time the recovery period. **Figure 6-15** shows stop mode entry timing.



Note: Previous data can be operand data or the STOP opcode, depending on the last instruction.

Figure 6-15. Stop Mode Entry Timing



Figure 6-16. Stop Mode Recovery from Interrupt or Break

Advance Information MC68HC908RK2 — Rev. 3.0

## 6.8 SIM Registers

The SIM has three memory mapped registers:

- SIM break status register, SBSR
- SIM reset status register, SRSR
- SIM break flag control register, SBFCR

#### 6.8.1 SIM Break Status Register

The SIM break status register (SBSR) contains a flag to indicate that a break caused an exit from stop or wait mode.



Figure 6-17. SIM Break Status Register (SBSR)

#### SBSW — SIM Break Stop/Wait Bit

This status bit is useful in applications requiring a return to wait or stop mode after exiting from a break interrupt. Clear SBSW by writing a logic 0 to it. Reset clears SBSW.

- 1 = Stop mode or wait mode was exited by break interrupt.
- 0 = Stop mode or wait mode was not exited by break interrupt.

SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it. (See code example.) Writing 0 to the SBSW bit clears it.

;This code works if the H register has been pushed onto the stack in the break; service routine software. This code should be executed at the end of the ;break service routine software.

```
HIBYTE
         EQU
                     5
LOBYTE
         EOU
         If not SBSW, do RTI
         BRCLR
                     SBSW, SBSR, RETURN
                                            ; See if wait mode or stop mode was exited
                                            ; by break.
                                            ; If RETURNLO is not zero,
         TST
                     LOBYTE, SP
         BNE
                     DOLO
                                            ; then just decrement low byte.
         DEC
                     HIBYTE, SP
                                            ; Else deal with high byte, too.
DOLO
         DEC
                     LOBYTE, SP
                                            ; Point to WAIT/STOP opcode.
RETURN
         PULH
         RTI
                                            ;Restore H register.
```

MC68HC908RK2 — Rev. 3.0

#### 6.8.2 SIM Reset Status Register

This register contains six flags that show the source of the last reset. The status register will clear automatically after reading it. A power-on reset sets the POR bit.



Figure 6-18. SIM Reset Status Register (SRSR)

POR — Power-On Reset Bit

1 = Last reset caused by POR circuit

0 = Read of SRSR

PIN — External Reset Bit

1 = Last reset caused by external reset pin (RST)

0 = Read of SRSR

COP — Computer Operating Properly Reset Bit

1 = Last reset caused by COP counter

0 = Read of SRSR

ILOP — Illegal Opcode Reset Bit

1 = Last reset caused by an illegal opcode

0 = Read of SRSR

ILAD — Illegal Address Reset Bit (opcode fetches only)

1 = Last reset caused by an opcode fetch from an illegal address

0 = Read of SRSR

LVI — Low-Voltage Inhibit Reset Bit

1 = Last reset was caused by the LVI circuit

0 = Read of SRSR

#### 6.8.3 SIM Break Flag Control Register

The SIM break control register contains a bit that enables software to clear status bits while the MCU is in a break state.



Figure 6-19. SIM Break Flag Control Register (SBFCR)

#### BCFE — Break Clear Flag Enable Bit

This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set.

- 1 = Status bits clearable during break
- 0 = Status bits not clearable during break



## Section 7. Break Module (BRK)

#### 7.1 Contents

| 7.2   | Introduction                               |
|-------|--------------------------------------------|
| 7.3   | Features                                   |
| 7.4   | Functional Description                     |
| 7.4.1 | Flag Protection During Break Interrupts103 |
| 7.4.2 | CPU During Break Interrupts                |
| 7.4.3 | TIM During Break Interrupts                |
| 7.4.4 | COP During Break Interrupts                |
| 7.5   | Low-Power Modes                            |
| 7.5.1 | Wait Mode                                  |
| 7.5.2 | Stop Mode                                  |
| 7.6   | Break Module Registers                     |
| 7.6.1 | Break Status and Control Register105       |
| 7.6.2 | Break Address Registers                    |

#### 7.2 Introduction

The break module can generate a break interrupt that stops normal program flow at a defined address to enter a background program.

#### 7.3 Features

Features of the break module (BRK) include:

- Accessible input/output (I/O) registers during break interrupts
- CPU-generated break interrupts
- Software-generated break interrupts
- COP disabling during break interrupts

MC68HC908RK2 — Rev. 3.0

## 7.4 Functional Description

When the internal address bus matches the value written in the break address registers, the break module issues a breakpoint signal to the CPU. The CPU then loads the instruction register with a software interrupt instruction (SWI) after completion of the current CPU instruction. The program counter vectors to \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode).

These events can cause a break interrupt to occur:

- A CPU-generated address (the address in the program counter) matches the contents of the break address registers.
- Software writes a logic 1 to the BRKA bit in the break status and control register.

When a CPU-generated address matches the contents of the break address registers, the break interrupt begins after the CPU completes its current instruction. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation. Figure 7-1 shows the structure of the break module.



Figure 7-1. Break Module Block Diagram



Figure 7-2. I/O Register Summary

#### 7.4.1 Flag Protection During Break Interrupts

The system integration module (SIM) controls whether module status bits can be cleared during the break state. The BCFE bit in the SIM break flag control register (BFCR) enables software to clear status bits during the break state. (See 6.8.3 SIM Break Flag Control Register and the Break Interrupts subsection for each module.)

#### 7.4.2 CPU During Break Interrupts

The CPU starts a break interrupt by:

- Loading the instruction register with the SWI instruction
- Loading the program counter with \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode)

The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately.

## **Break Module (BRK)**

#### 7.4.3 TIM During Break Interrupts

A break interrupt stops the timer counter.

#### 7.4.4 COP During Break Interrupts

The COP is disabled during a break interrupt when V<sub>HI</sub> is present on the RST pin.

#### 7.5 Low-Power Modes

The WAIT and STOP instructions put the MCU in low powerconsumption standby modes.

#### 7.5.1 Wait Mode

If enabled, the break module is active in wait mode.

## 7.5.2 Stop Mode

The break module is inactive in stop mode. The STOP instruction does not affect break module register states.

## 7.6 Break Module Registers

These registers control and monitor operation of the break module:

- Break status and control register, BSCR
- · Break address register high, BRKH
- Break address register low, BRKL

#### 7.6.1 Break Status and Control Register

The break status and control register (BSCR) contains break module enable and status bits.



Figure 7-3. Break Status and Control Register (BSCR)

#### BRKE — Break Enable Bit

This read/write bit enables breaks on break address register matches. Clear BRKE by writing a logic 0 to bit 7. Reset clears the BRKE bit.

- 1 = Breaks enabled on 16-bit address match
- 0 = Breaks disabled on 16-bit address match

#### BRKA — Break Active Bit

This read/write status and control bit is set when a break address match occurs. Writing a logic 1 to BRKA generates a break interrupt. Clear BRKA by writing a logic 0 to it before exiting the break routine.

- 1 = Break address match
- 0 = No break address match

#### 7.6.2 Break Address Registers

The break address registers contain the high and low bytes of the desired breakpoint address. Reset clears the break address registers.

Register Name and Address: BRKH—\$FE0C Bit 7 Bit 0 Read: Bit 15 Bit 8 Write: Reset: Register Name and Address: BRKL—\$FE0D Bit 7 Bit 0 Read: Bit 7 Bit 0 Write: Reset: 

Figure 7-4. Break Address Registers (BRKH and BRKL)

# Section 8. Internal Clock Generator Module (ICG)

#### 8.1 Contents

| 8.2     | Introduction108                         |
|---------|-----------------------------------------|
| 8.3     | Features                                |
| 8.4     | Functional Description109               |
| 8.4.1   | Clock Enable Circuit                    |
| 8.4.2   | Internal Clock Generator                |
| 8.4.2.1 | Digitally Controlled Oscillator         |
| 8.4.2.2 |                                         |
| 8.4.2.3 | - 1                                     |
| 8.4.2.4 | 3 · · · · · · · · · · · · · · · · · · · |
| 8.4.3   | External Clock Generator114             |
| 8.4.3.1 | External Oscillator Amplifier           |
| 8.4.3.2 |                                         |
| 8.4.4   | Clock Monitor Circuit                   |
| 8.4.4.1 | Clock Monitor Reference Generator       |
| 8.4.4.2 | · · · · · · · · · · · · · · · · · · ·   |
| 8.4.4.3 |                                         |
| 8.4.5   | Clock Selection Circuit                 |
| 8.4.5.1 | Clock Selection Switch120               |
| 8.4.5.2 | Clock Switching Circuit                 |
|         | Usage Notes122                          |
| 8.5.1   | Switching Clock Sources                 |
| 8.5.2   | Enabling the Clock Monitor              |
| 8.5.3   | Clock Monitor Interrupts                |
| 8.5.4   | Quantization Error in DCO Output        |
| 8.5.4.1 | Digitally Controlled Oscillator126      |
| 8.5.4.2 | Binary Weighted Divider126              |
| 8.5.4.3 | , ,                                     |
| 8.5.4.4 | <b>3</b>                                |
| 8.5.5   | Switching Internal Clock Frequencies128 |

MC68HC908RK2 — Rev. 3.0

## **Internal Clock Generator Module (ICG)**

| 8.5.6   | Nominal Frequency Settling Time                        |
|---------|--------------------------------------------------------|
| 8.5.6.  | 1 Settling to Within 15 Percent                        |
| 8.5.6.2 | Settling to Within 5 Percent                           |
| 8.5.6.3 | Total Settling Time                                    |
| 8.5.7   | Improving Settling Time                                |
| 8.5.8   | Trimming Frequency on the Internal Clock Generator 133 |
| 8.6     | Low-Power Modes                                        |
| 8.6.1   | Wait Mode                                              |
| 8.6.2   | Stop Mode                                              |
| 8.7     | Configuration Register Option135                       |
| 8.7.1   | EXTSLOW                                                |
| 8.8     | I/O Registers                                          |
| 8.8.1   | ICG Control Register                                   |
| 8.8.2   | ICG Multiplier Register                                |
| 8.8.3   | ICG Trim Register142                                   |
| 8.8.4   | ICG DCO Divider Register                               |
| 8.8.5   | ICG DCO Stage Register                                 |

#### 8.2 Introduction

The Internal Clock Generator Module (ICG) is used to create a stable clock source for the microcontroller without using any external components. The ICG generates the Oscillator Output Clock (CGMXCLK), which is used by the COP, LVI, and other modules. The ICG also generates the clock generator output (CGMOUT), which is fed to the system integration module (SIM) to create the bus clocks. The bus frequency will be one-fourth the frequency of CGMXCLK and one-half the frequency of CGMOUT.

#### 8.3 Features

The ICG has these features:

- External clock generator, either 1-pin external source or 2-pin crystal
- Internal clock generator with programmable frequency output in integer multiples of a nominal frequency (307.2 kHz ±25 percent)

- Frequency adjust (trim) register to improve variability to ±2 percent
- Bus clock software selectable from either internal or external clock
- Clock monitor for both internal and external clocks

## 8.4 Functional Description

The ICG, shown in Figure 8-1, contains these major submodules:

- Clock enable circuit
- Internal clock generator
- External clock generator
- Clock monitor circuit
- Clock selection circuit

### 8.4.1 Clock Enable Circuit

The clock enable circuit is used to enable the internal clock (ICLK) or external clock (ECLK). The clock enable circuit generates an ICG stop (ICGSTOP) signal which stops all clocks (ICLK, ECLK, and the low-frequency base clock, IBASE) low. ICGSTOP is set and the ICG is disabled in stop mode.

The internal clock enable signal (ICGEN) turns on the internal clock generator which generates ICLK. ICGEN is set (active) whenever the ICGON bit is set and the ICGSTOP signal is clear. When ICGEN is clear, ICLK and IBASE are both low.

The external clock enable signal (ECGEN) turns on the external clock generator which generates ECLK. ECGEN is set (active) whenever the ECGON bit is set and the ICGSTOP signal is clear. When ECGEN is clear, ECLK is low.



Figure 8-1. ICG Module Block Diagram

#### 8.4.2 Internal Clock Generator

The internal clock generator, shown in **Figure 8-2**, creates a low-frequency base clock (IBASE), which operates at a nominal frequency ( $f_{NOM}$ ) of 307.2 kHz  $\pm 25$  percent, and an internal clock (ICLK) which is an integer multiple of IBASE. This multiple is the ICG multiplier factor (N), which is programmed in the ICG multiplier register (ICGMR). The internal clock generator is turned off and the output clocks (IBASE and ICLK) are held low when the internal clock generator enable signal (ICGEN) is clear.

The internal clock generator contains:

- A digitally controlled oscillator
- A modulo N divider
- A frequency comparator, which contains voltage and current references, a frequency to voltage converter, and comparators
- A digital loop filter



Figure 8-2. Internal Clock Generator Block Diagram

### 8.4.2.1 Digitally Controlled Oscillator

The digitally controlled oscillator (DCO) is an inaccurate oscillator which generates the internal clock (ICLK). The clock period of ICLK is dependent on the digital loop filter outputs (DSTG[7:0] and DDIV[3:0]). Because there is only a limited number of bits in DDIV and DSTG, the precision of the output (ICLK) is restricted to a long-term precision of approximately  $\pm 0.202$  percent to  $\pm 0.368$  percent when measured over several cycles (of the desired frequency). Additionally, since the propagation delays of the devices used in the DCO ring oscillator are a measurable fraction of the bus clock period, reaching the long-term precision may require alternately running faster and slower than desired, making the worst case cycle-to-cycle frequency variation  $\pm 6.45$  percent to  $\pm 11.8$  percent (of the desired frequency). The valid values of DDIV:DSTG range from \$000 to \$9FF. For more information on the quantization error in the DCO, see **8.5.4 Quantization Error in DCO Output**.

#### 8.4.2.2 Modulo N Divider

The modulo N divider creates the low-frequency base clock (IBASE) by dividing the internal clock (ICLK) by the ICG multiplier factor (N) contained in the ICG multiplier register (ICGMR). When N is programmed to a \$01 or \$00, the divider is disabled and ICLK is passed through to IBASE undivided. When the internal clock generator is stable, the frequency of IBASE will be equal to the nominal frequency ( $f_{NOM}$ ) of 307.2 kHz ±25 percent.

### 8.4.2.3 Frequency Comparator

The frequency comparator effectively compares the low-frequency base clock (IBASE) to a nominal frequency,  $f_{NOM}$ . First, the frequency comparator converts IBASE to a voltage by charging a known capacitor with a current reference for a period dependent on IBASE. This voltage is compared to a voltage reference with comparators, whose outputs are fed to the digital loop filter. The dependence of these outputs on the capacitor size, current reference, and voltage reference causes up to  $\pm 25$  percent error in  $f_{NOM}$ .

Advance Information

MC68HC908RK2 — Rev. 3.0

### 8.4.2.4 Digital Loop Filter

The digital loop filter (DLF) uses the outputs of the frequency comparator to adjust the internal clock (ICLK) clock period. The DLF generates the DCO divider control bits (DDIV[3:0]) and the DCO stage control bits (DSTG[7:0]), which are fed to the DCO. The DLF first concatenates the DDIV and DSTG registers (DDIV[3:0]:DSTG[7:0]) and then adds or subtracts a value dependent on the relative error in the low-frequency base clock's period, as shown in Table 8-1. In some extreme error conditions, such as operating at a V<sub>DD</sub> level which is out of specification, the DLF may attempt to use a value above the maximum (\$9FF) or below the minimum (\$000). In both cases, the value for DDIV will be between \$A and \$F. In this range, the DDIV value will be interpreted the same as \$9 (the slowest condition). Recovering from this condition requires subtracting (increasing frequency) in the normal fashion until the value is again below \$9FF (if the desired value is \$9xx, the value may settle at \$Axx through \$Fxx, an acceptable operating condition). If the error is less than ±5 percent, the internal clock generator's filter stable indicator (FICGS) is set, indicating relative frequency accuracy to the clock monitor.

Table 8-1. Correction Sizes from DLF to DCO

| Frequency Error<br>of IBASE Compared<br>to f <sub>NOM</sub> | DDVI[3:0]:DSTG[7:0]<br>Correction |     | rent to New<br>3:0]:DSTG[7:0] | Relative Correction in DCO |         |  |
|-------------------------------------------------------------|-----------------------------------|-----|-------------------------------|----------------------------|---------|--|
| IBASE < 0.85 f <sub>NOM</sub>                               | -32 (-\$020)                      | Min | \$xFF to \$xDF                | -2/31                      | -6.45%  |  |
| IDAGE < 0.00 INOM                                           | -32 ( <del>-</del> φ020)          | Max | \$x20 to \$x00                | -2/19                      | -10.5%  |  |
| 0.85 f <sub>NOM</sub> < IBASE                               | -8 (-\$008)                       | Min | \$xFF to \$xF7                | -0.5/31                    | -1.61%  |  |
| IBASE < 0.95 f <sub>NOM</sub>                               | _ο ( <del>-</del> φυυο)           | Max | \$x08 to \$x00                | -0.5/17.5                  | -2.86%  |  |
| 0.95 f <sub>NOM</sub> < IBASE                               | -1 (-\$001)                       | Min | \$xFF to \$xFE                | -0.0625/31                 | -0.202% |  |
| IBASE < f <sub>NOM</sub>                                    |                                   | Max | \$x01 to \$x00                | -0.0625/17.0625            | -0.366% |  |
| f <sub>NOM</sub> < IBASE                                    | +1 (+\$001)                       | Min | \$xFE to \$xFF                | +0.0625/30.9375            | +0.202% |  |
| IBASE < 1.05 f <sub>NOM</sub>                               | +1 (+\$001)                       | Max | \$x00 to \$x01                | +0.0625/17                 | +0.368% |  |
| 1.05 f <sub>NOM</sub> < IBASE                               | 10 (10000)                        | Min | \$xF7 to \$xFF                | +0.5/30.5                  | +1.64%  |  |
| IBASE < 1.15 f <sub>NOM</sub>                               | +8 (+\$008)                       | Max | \$x00 to \$x08                | +0.5/17                    | +2.94%  |  |
| 1.15 f <sub>NOM</sub> < IBASE                               | . 22 (. (20)                      | Min | \$xDF to \$xFF                | +2/29                      | +6.90%  |  |
| 1.10 I <sub>NOM</sub> < IDAGE                               | +32 (+\$020)                      | Max | \$x00 to \$x20                | +2/17                      | +11.8%  |  |

x: Maximum error is independent of value in DDIV[3:0]. DDIV increments or decrements when an addition to DSTG[7:0] carries or borrows.

MC68HC908RK2 — Rev. 3.0

#### 8.4.3 External Clock Generator

The ICG also provides for an external oscillator or clock source, if desired. The external clock generator, shown in **Figure 8-3**, contains an external oscillator amplifier and an external clock input path.



Figure 8-3. External Clock Generator Block Diagram

### 8.4.3.1 External Oscillator Amplifier

The external oscillator amplifier provides the gain required by an external crystal connected in a Pierce oscillator configuration. The amount of this gain is controlled by the slow external (EXTSLOW) bit in the configuration register. When EXTSLOW is set, the amplifier gain is reduced for operating low-frequency crystals (32 kHz to 100 kHz). When EXTSLOW is clear, the amplifier gain will be sufficient for 1-MHz to 8-MHz crystals. EXTSLOW must be configured correctly for the given crystal or the circuit may not operate.

The amplifier is enabled when the ECGON bit is set and stop mode is not enabled. When the amplifier is enabled, it will be connected between the OSC1 and OSC2 pins. In its typical configuration, the external oscillator requires five external components:

- Crystal, X₁
- Fixed capacitor, C₁
- 3. Tuning capacitor, C<sub>2</sub> (can also be a fixed capacitor)
- 4. Feedback resistor, R<sub>B</sub>
- Series resistor, R<sub>S</sub> (included in the diagram to follow strict Pierce oscillator guidelines and may not be required for all ranges of operation, especially with high frequency crystals). Refer to the crystal manufacturer's data for more information.

#### 8.4.3.2 External Clock Input Path

The external clock input path is the means by which the microcontroller uses an external clock source. The input to the path is the OSC1 pin and the output is the external clock (ECLK). The path, which contains input buffering, is enabled when the ECGON bit is set and stop mode is not enabled.

#### **8.4.4 Clock Monitor Circuit**

The ICG contains a clock monitor circuit which, when enabled, will continuously monitor both the external clock (ECLK) and the internal clock (ICLK) to determine if either clock source has failed based on these conditions:

- Either ICLK or ECLK has stopped.
- The frequency of IBASE < frequency EREF divided by 4</li>
- The frequency of ECLK < frequency of IREF divided by 4</li>

Using the clock monitor requires both clocks to be active (ECGON and ICGON are both set). To enable the clock monitor, both clocks must also be stable (ECGS and ICGS both set). This is to prevent the use of the clock monitor when a clock is first turned on and potentially unstable

MC68HC908RK2 — Rev. 3.0

NOTE:

Although the clock monitor can be enabled only when the both clocks are stable (ICGS or ECGS is set), the clock monitor will remain enabled if one of the clocks goes unstable.

The clock monitor only works if the external slow (EXTSLOW) bit in the configuration register is properly defined with respect to the external frequency source.

The clock monitor circuit, shown in Figure 8-4, contains these blocks:

- Clock monitor reference generator
- Internal clock activity detector
- External clock activity detector

#### 8.4.4.1 Clock Monitor Reference Generator

The clock monitor uses a reference based on one clock source to monitor the other clock source. The clock monitor reference generator generates the external reference clock (EREF) based on the external clock (ECLK) and the internal reference clock (IREF) based on the internal clock (ICLK). To simplify the circuit, the low-frequency base clock (IBASE) is used in place of ICLK because it always operates at or near 307.2 kHz. For proper operation, EREF must be at least twice as slow as IBASE and IREF must be at least twice as slow as ECLK.

To guarantee that IREF is slower than ECLK and EREF is slower than IBASE, one of the signals is divided down. Which signal is divided and by how much is determined by the external slow (EXTSLOW) bit in the configuration register, according to the rules in **Table 8-2**. Note that each signal (IBASE and ECLK) is always divided by four. A longer divider is used on either IBASE or ECLK based on the EXTSLOW bit.

**NOTE:** 

If EXTSLOW is not set according to the rules defined in **Table 8-2**, the clock monitor could switch clock sources unexpectedly.



Figure 8-4. Clock Monitor Block Diagram

Table 8-2. Clock Monitor Reference Divider Ratios

| ICGON | ECGON                                                  | ECGS | EXTSLOW                      | External<br>Frequency |        | EREF<br>Divider<br>Ratio | EREF<br>Frequency | ESTBCLK<br>Divider<br>Ratio | ESTBCLK<br>Frequency | IREF<br>Divider<br>Ratio | IREF<br>Frequency |           |         |          |         |
|-------|--------------------------------------------------------|------|------------------------------|-----------------------|--------|--------------------------|-------------------|-----------------------------|----------------------|--------------------------|-------------------|-----------|---------|----------|---------|
| 0     | х                                                      | Х    | х                            | u                     |        | u                        | u                 | u                           | u                    | off                      | 0                 |           |         |          |         |
| х     | 0                                                      | 0    | х                            | 0                     |        | off                      | 0                 | off                         | 0                    | u                        | u                 |           |         |          |         |
|       | v                                                      | 0    | 0 x Min 30 kHz off Max 8 MHz | 0 4                   | 0 4    |                          | Min               | 30 kHz                      | o#                   | 0                        | 4096              | 1.875 kHz | 1*4     | 76.8 kHz |         |
| X     | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$ |      |                              | U                     | (ECLK) | 500 kHz                  | 14                | +/- 25%                     |                      |                          |                   |           |         |          |         |
|       | v                                                      | 1    | 0                            | Min                   | 1 MHz  | 128*4                    | 1.953 kHz         | 4096                        | 244 Hz               | 1*4                      | 76.8 kHz          |           |         |          |         |
| ^     | x   x   1                                              | '    | 1                            | '                     | U      | Max                      | 8 MHz             | 128"4                       | 15.63 kHz            | (ECLK)                   | 1.953 kHz         | 1″4       | +/- 25% |          |         |
| V     | v                                                      | 1    | 1                            | Min 30 kHz            | 1*4    | 7.5 kHz                  | 4096              | 75 Hz                       | 16*4                 | 4.8 kHz                  |                   |           |         |          |         |
| *     | x   x   1   1                                          | '    | 1                            |                       | 1 1    | 1   1                    | 1   1             | 1 Max 100 kHz 1             |                      | 14                       | 25.0 kHz          | (IBASE)   | +/- 25% | 10 4     | +/- 25% |

u: Unaffected; refer to section of table where ICGON or ECGON is set to x (don't care) [IBASE is always used as the internal frequency (307.2 kHz).]

The long divider (divide by 4096) is also used as an external crystal stabilization divider. The divider is reset when the external clock generator is off (ECGEN is clear). When the external clock generator is first turned on, the external clock generator stable bit (ECGS) will be clear. This condition automatically selects ECLK as the input to the long divider. The external stabilization clock (ESTBCLK) will be ECLK divided by 4096. This timeout allows the crystal to stabilize. The falling edge of ESTBCLK is used to set ECGS (ECGS will set after a full 16 or 4096 cycles). When ECGS is set, the divider returns to its normal function. ESTBCLK may be generated by either IBASE or ECLK, but any clocking will reinforce only the set condition. If ECGS is cleared because the clock monitor determined that ECLK was inactive, the divider will revert to a stabilization divider. Since this will change the EREF and IREF divide ratios, it is important to turn the clock monitor off (CMON = 0) after inactivity is detected to ensure valid recovery.

### 8.4.4.2 Internal Clock Activity Detector

The internal clock activity detector looks for at least one falling edge on the low-frequency base clock (IBASE) every time the external reference (EREF) is low. Since EREF is less than half the frequency of IBASE, this should occur every time. If it does not occur two consecutive times, the internal clock inactivity indicator (IOFF) is set. IOFF will be cleared the next time there is a falling edge of IBASE while EREF is low.

The internal clock stable bit (ICGS) is set when IBASE is within approximately 5 percent of the target 307.2 kHz ±25 percent for two consecutive measurements. ICGS is cleared when IBASE is outside the 5 percent of the target 307.2 kHz ±25 percent, the internal clock generator is disabled (ICGEN is clear), or when IOFF is set.

### 8.4.4.3 External Clock Activity Detector

The external clock activity detector looks for at least one falling edge on the external clock (ECLK) every time the internal reference (IREF) is low. Since IREF is less than half the frequency of ECLK, this should occur every time. If it does not occur two consecutive times, the external clock inactivity indicator (EOFF) is set. EOFF will be cleared the next time there is a falling edge of ECLK while IREF is low.

The external clock stable bit (ECGS) is also generated in the external clock activity detector. ECGS is set on a falling edge of the external stabilization clock (ESTBCLK). This will be 4096 ECLK cycles after the external clock generator on bit (ECGON) is set. ECGS is cleared when the external clock generator is disabled (ECGON is clear) or when EOFF is set.

#### 8.4.5 Clock Selection Circuit

The clock selection circuit, shown in **Figure 8-5**, contains two clock switches which generate the oscillator output clock (CGMXCLK) from either the internal clock (ICLK) or the external clock (ECLK). The clock selection circuit also contains a divide-by-two circuit which creates the clock generator output clock (CGMOUT), which generates the bus clocks.



Figure 8-5. Clock Selection Circuit Block Diagram

#### 8.4.5.1 Clock Selection Switch

The clock select switch creates the oscillator output clock (CGMXCLK) from either the internal clock (ICLK) or the external clock (ECLK), based on the clock select bit (CS; set selects ECLK, clear selects ICLK). When switching the CS bit, both ICLK and ECLK must be on (ICGON and ECGON set). The clock being switched to must also be stable (ICGS or ECGS set).

### 8.4.5.2 Clock Switching Circuit

To robustly switch between the internal clock (ICLK) and the external clock (ECLK), the switch assumes the clocks are completely asynchronous, so a synchronizing circuit is required to make the transition (see Figure 8-6). When the clock select bit is changed, the switch will continue to operate off the original clock for between 1 and 2 cycles as the select input transitions through one side of the synchronizer. Next, the output will be held low for between 1 and 2 cycles of the new clock as the select input transitions through the other side. Then the output starts switching at the new clock's frequency. This transition guarantees that no glitches will be seen on the output even though the select input may change asynchronously to the clocks. The unpredictably of the transition period is a necessary result of the asynchronicity.



FORCE I = Force internal; reset condition

FORCE E = Force external

Figure 8-6. Synchronizing Clock Switcher Circuit Diagram

The switch automatically selects ICLK during reset. When the clock monitor is on (CMON is set) and it determines one of the clock sources is inactive (as indicated by the IOFF or EOFF signals), the circuit is forced to select the active clock. There are no clocks for the inactive side of the synchronizer to properly operate, so that side is forced deselected. However, the active side will not be selected until one to two clock cycles after the IOFF or EOFF signal transitions.

## 8.5 Usage Notes

The ICG has several features which can provide protection to the microcontroller if properly used. There are other features which can greatly simplify usage of the ICG if certain techniques are employed. This section will describe several possible ways to use the ICG and its features. These techniques are not the only ways to use the ICG, and may not be optimum for all environments. In any case, these techniques should be used only as a template, and the user should modify them according to the application's requirements.

#### These notes include:

- Switching clock sources
- Enabling the clock monitor
- Using clock monitor interrupts
- Quantization error in DCO output
- Switching internal clock frequencies
- Nominal frequency settling time
- Improving frequency settling time
- Trimming frequency

### 8.5.1 Switching Clock Sources

Switching from one clock source to another requires both clock sources to be enabled and stable. A simple flow requires:

- Enable desired clock source
- Wait for it to become stable
- Switch clocks
- 4. Disable previous clock source

The key point to remember in this flow is that the clock source cannot be switched (CS cannot be written) unless the desired clock is on and stable.

A short assembly code example of how to employ this flow is shown in **Figure 8-7**. This code is for illustrative purposes only and does not represent valid syntax for any particular assembler.

```
; Clock Switching Code Example
                       ;This code switches from Internal to External clock
                       ;Clock Monitor and interrupts are not enabled
              #$13
                       ; Mask for CS, ECGON, ECGS
       lda
start
                       ; If switching from External to Internal, mask is $0C.
loop
                       ;Other code here, such as writing the COP, since ECGS may
                       ; take some time to set
              icgcr
                       ; Try to set CS, ECGON and clear ICGON. ICGON will not
       sta
                       ; clear until CS is set, and CS will not set until
                       ; ECGON and ECGS are set.
                       ; Check to see if ECGS set, then CS set, then ICGON clear
       cmpa
               icacr
       bne
               loop
                       ; Keep looping until ICGON is clear.
```

Figure 8-7. Code Example for Switching Clock Sources

### 8.5.2 Enabling the Clock Monitor

Many applications require the clock monitor to determine if one of the clock sources has become inactive, so the other can be used to recover from a potentially dangerous situation. Using the clock monitor requires both clocks to be active (ECGON and ICGON both set). To enable the clock monitor, both clocks also must be stable (ECGS and ICGS both set). This is to prevent the use of the clock monitor when a clock is first turned on and potentially unstable.

Enabling the clock monitor and clock monitor interrupts requires a flow similar to this flow:

- Enable the alternate clock source
- 2. Wait for both clock sources to be stable
- 3. Switch to the desired clock source if necessary
- 4. Enable the clock monitor
- 5. Enable clock monitor interrupts

These events must happen in sequence. A short assembly code example of how to employ this flow is shown in **Figure 8-8**. This code is for illustrative purposes only and does not represent valid syntax for any particular assembler.

```
;Clock Monitor Enabling Code Example
                             ;This code turns on both clocks, selects the desired
                             ; one, then turns on the Clock Monitor and Interrupts
start
       lda
              #$AF
                             ; Mask for CMIE, CMON, ICGON, ICGS, ECGON, ECGS
                             ; If Internal Clock desired, mask is $AF
                             ; If External Clock desired, mask is $BF
                             ; If interrupts not desired mask is $2F int; $3F ext
                             ;Other code here, such as writing the COP, since ECGS
loop
                             ; and ICGS may take some time to set.
                             ;Try to set CMIE. CMIE wont set until CMON set; CMON
       sta
              icgcr
                             ; won't set until ICGON, ICGS, ECGON, ECGS set.
              6,ICGCR,error ; Verify CMF is not set
       brset
              icacr
                             ; Check if ECGS set, then CMON set, then CMIE set
       cmpa
                             ; Keep looping until CMIE is set.
       bne
              loop
```

Figure 8-8. Code Example for Enabling the Clock Monitor

### 8.5.3 Clock Monitor Interrupts

The clock monitor circuit can be used to recover from perilous situations such as crystal loss. To use the clock monitor effectively, these notes should be observed:

- Enable the clock monitor and clock monitor interrupts.
- The first statement in the clock monitor interrupt service routine should be a read to the ICG control register (ICGCR) to verify that the clock monitor flag (CMF) is set. This is also the first step in clearing the CMF bit.
- Never use BSET or BCLR instructions on the ICGCR, as this may inadvertently clear CMF. Only use the BRSET and BRCLR instructions to check the CMF bit and not to check any other bits in the ICGCR.
- When the clock monitor detects inactivity on the selected clock source (defined by the CS bit of the ICG control register), the inactive clock is deselected automatically and the remaining active clock is selected as the source for CGMXCLK. The interrupt service routine can use the state of the CS bit to check which clock is inactive.
- When the clock monitor detects inactivity, the application may have been subjected to extreme conditions which may have affected other circuits. The clock monitor interrupt service routine should take any appropriate precautions.

## 8.5.4 Quantization Error in DCO Output

The digitally controlled oscillator (DCO) is comprised of three major subblocks:

- Binary weighted divider
- 2. Variable-delay ring oscillator
- 3. Ring oscillator fine-adjust circuit

Each of these blocks affects the clock period of the internal clock (ICLK). Since these blocks are controlled by the digital loop filter (DLF) outputs

MC68HC908RK2 — Rev. 3.0

DDIV and DSTG, the output of the DCO can change only in quantized steps as the DLF increments or decrements its output. The following sections describe how each block will affect the output frequency.

### 8.5.4.1 Digitally Controlled Oscillator

The digitally controlled oscillator (DCO) is an inaccurate oscillator which generates the internal clock (ICLK), whose clock period is dependent on the digital loop filter outputs (DSTG[7:0] and DDIV[3:0]). Because of the digital nature of the DCO, the clock period of ICLK will change in quantized steps. This will create a clock period difference or quantization error (Q-ERR) from one cycle to the next. Over several cycles or for longer periods, this error is divided out until it reaches a minimum error of 0.202 percent to 0.368 percent. The dependence of this error on the DDIV[3:0] value and the number of cycles the error is measured over is shown in Table 8-3.

Table 8-3. Quantization Error in ICLK

| DDIV[3:0]         | ICLK Cycles | Bus Cycles | τ <sub>ICLK</sub> Q-ERR |  |  |  |
|-------------------|-------------|------------|-------------------------|--|--|--|
| %0000 (min)       | 4           | 1          | 1.61%–2.94%             |  |  |  |
| %0000 (min)       | ≥ 32        | ≥8         | 0.202%-0.368%           |  |  |  |
| %0001             | 4           | 1          | 0.806%-1.47%            |  |  |  |
| %0001             | ≥ 16        | ≥ 4        | 0.202%-0.368%           |  |  |  |
| %0010             | 4           | 1          | 0.403%-0.735%           |  |  |  |
| %0010             | ≥8          | ≥ 2        | 0.202%-0.368%           |  |  |  |
| %0011             | ≥ 4         | ≥ 1        | 0.202%-0.368%           |  |  |  |
| %0100             | ≥ 2         | ≥ 1        | 0.202%-0.368%           |  |  |  |
| %0101-%1001 (max) | ≥1          | ≥1         | 0.202%-0.368%           |  |  |  |

### 8.5.4.2 Binary Weighted Divider

The binary weighted divider divides the output of the ring oscillator by a power of 2, specified by the DCO divider control bits (DDIV[3:0]). DDIV maximizes at %1001 (values of %1010 through %1111 are interpreted as %1001), which corresponds to a divide by 512. When DDIV is %0000,

the ring oscillator's output is divided by 1. Incrementing DDIV by one will double the period; decrementing DDIV will halve the period. The DLF cannot directly increment or decrement DDIV; DDIV is only incremented or decremented when an addition or subtraction to DSTG carries or borrows.

### 8.5.4.3 Variable-Delay Ring Oscillator

The variable-delay ring oscillator's period is adjustable from 17 to 31 stage delays, in increments of two, based on the upper three DCO stage control bits (DSTG[7:5]). A DSTG[7:5] of %000 corresponds to 17 stage delays; DSTG[7:5] of %111 corresponds to 31 stage delays. Adjusting the DSTG[5] bit has a 6.45 percent to 11.8 percent effect on the output frequency. This also corresponds to the size correction made when the frequency error is greater than  $\pm15$  percent. The value of the binary weighted divider does not affect the relative change in output clock period for a given change in DSTG[7:5].

### 8.5.4.4 Ring Oscillator Fine-Adjust Circuit

The ring oscillator fine-adjust circuit causes the ring oscillator to effectively operate at non-integer numbers of stage delays by operating at two different points for a variable number of cycles specified by the lower five DCO stage control bits (DSTG[4:0]). For example, when DSTG[7:5] is %011, the ring oscillator nominally operates at 23 stage delays. When DSTG[4:0] is %00000, the ring will always operate at 23 stage delays. When DSTG[4:0] is %00001, the ring will operate at 25 stage delays for one of 32 cycles and at 23 stage delays for 31 of 32 cycles. Likewise, when DSTG[4:0] is %11111, the ring operates at 25 stage delays for 31 of 32 cycles and at 23 stage delays for one of 32 cycles. When DSTG[7:5] is %111, similar results are achieved by including a variable divide-by-two, so the ring operates at 31 stages for some cycles and at 17 stage delays, with a divide-by-two for an effective 34 stage delays, for the remainder of the cycles. Adjusting the DSTG[0] bit has a 0.202 percent to 0.368 percent effect on the output clock period. This corresponds to the minimum size correction made by the DLF, and the inherent, long-term quantization error in the output frequency.

MC68HC908RK2 — Rev. 3.0

### 8.5.5 Switching Internal Clock Frequencies

The frequency of the internal clock (ICLK) may need to be changed for some applications. For example, if the reset condition does not provide the correct frequency, or if the clock is slowed down for a low-power mode (or sped up after a low-power mode), the frequency must be changed by programming the internal clock multiplier factor (N). The frequency of ICLK is N times the frequency of IBASE, which is 307.2 kHz ±25 percent.

Before switching frequencies by changing the N value, the clock monitor must be disabled. This is because when N is changed, the frequency of the low-frequency base clock (IBASE) will change proportionally until the digital loop filter has corrected the error. Since the clock monitor uses IBASE, it could erroneously detect an inactive clock. The clock monitor cannot be re-enabled until the internal clock is stable again (ICGS is set).

**NOTE:** There is no hardware mechanism to prevent changing bus frequency dynamically. Be careful when changing bus frequency and consider the impact on the system.

This flow is an example of how to change the clock frequency:

- 1. Verify there is no clock monitor interrupt by reading the CMF bit.
- 2. Turn off the clock monitor.
- If desired, switch to the external clock (see 8.5.1 Switching Clock Sources).
- 4. Change the value of N.
- Switch back to internal (see 8.5.1 Switching Clock Sources), if desired.
- Turn on the clock monitor (see 8.5.2 Enabling the Clock Monitor), if desired.

### 8.5.6 Nominal Frequency Settling Time

Because the clock period of the internal clock (ICLK) is dependent on the digital loop filter outputs (DDIV and DSTG) which cannot change instantaneously, ICLK will temporarily operate at an incorrect clock period when any of the operating condition changes. This happens whenever the part is reset, the ICG multiply factor (N) is changed, the ICG trim factor (TRIM) is changed, or the internal clock is enabled after inactivity (STOP or disabled operation). The time that the ICLK takes to adjust to the correct period is known as the settling time.

Settling time depends primarily on how many corrections it takes to change the clock period, and the period of each correction. Since the corrections require four periods of the low-frequency base clock (4\*t<sub>IBASE</sub>), and since ICLK is N (the ICG multiply factor for the desired frequency) times faster than IBASE, each correction takes 4\*N\*t<sub>ICLK</sub>. The period of ICLK, however, will vary as the corrections occur.

### 8.5.6.1 Settling to Within 15 Percent

When the error is greater than 15 percent, the filter takes eight corrections to double or halve the clock period. Due to how the DCO increases or decreases the clock period, the total period of these eight corrections is approximately 11 times the period of the fastest correction. (If the corrections were perfectly linear, the total period would be 11.5 times the minimum period; however, the ring must be slightly non-linear.) Therefore, the total time it takes to double or halve the clock period is  $44*N*t_{ICLKFAST}$ .

If the clock period needs more than doubled or halved, the same relationship applies, only for each time the clock period needs doubled, the total number of cycles doubles.

That is, when transitioning from fast to slow:

- Going from the initial speed to half speed takes 44\*N\*t<sub>ICLKFAST</sub>
- From half speed to quarter speed takes 88\*N\*t<sub>ICLKFAST</sub>
- Going from quarter speed to eighth speed takes 176\*N\*t<sub>ICLKFAST</sub>, and so on.

MC68HC908RK2 — Rev. 3.0

This series can be expressed as  $(2^{x}-1)^{*}44^{*}N^{*}t_{ICLKFAST}$ , where x is the number of times the speed needs doubled or halved. Since  $2^{x}$  happens to be equal to  $t_{ICLKSLOW}/t_{ICLKFAST}$ , the equation reduces to  $44^{*}N^{*}(t_{ICLKSLOW}-t_{ICLKFAST})$ . Note that increasing speed takes much longer than decreasing speed since N is higher. This can be expressed in terms of the initial clock period  $(t_{1})$  minus the final clock period  $(t_{2})$  as such:

$$t_{15} = abs[44N(t_1 - t_2)]$$

### 8.5.6.2 Settling to Within 5 Percent

Once the clock period is within 15 percent of the desired clock period, the filter starts making smaller adjustments. When between 15 percent and 5 percent error, each correction will adjust the clock period between 1.61 percent and 2.94 percent. In this mode, a maximum of eight corrections will be required to get to less than 5 percent error. Since the clock period is relatively close to desired, each correction takes approximately the same period of time, or 4\*t<sub>IBASE</sub>. At this point, the internal clock stable bit (ICGS) will be set and the clock frequency is usable, although the error will be as high as 5 percent. The total time to this point is:

$$t_5 = abs[44N(t_1 - t_2)] + 32t_{IBASE}$$

## 8.5.6.3 Total Settling Time

Once the clock period is within 5 percent of the desired clock period, the filter starts making minimum adjustments. In this mode, each correction will adjust the frequency between 0.202 percent and 0.368 percent. A maximum of 24 corrections will be required to get to the minimum error. Each correction takes approximately the same period of time or 4\*t<sub>IBASE</sub>. Added to the corrections for 15 percent to 5 percent, this makes 32 corrections (128\*t<sub>IBASE</sub>) to get from 15 percent to the minimum error. The total time to the minimum error is:

$$t_{tot} = abs[44N(t_1 - t_2)] + 128t_{IBASE}$$

Advance Information

MC68HC908RK2 — Rev. 3.0

The equations for  $t_{15}$ ,  $t_5$ , and  $t_{tot}$  are dependent on the actual initial and final clock periods  $t_1$  and  $t_2$ , not the nominal. This means the variability in the ICLK frequency due to process, temperature, and voltage must be considered. Additionally, other process factors and noise can affect the actual tolerances of the points at which the filter changes modes. This means a worst case adjustment of up to 35 percent (ICLK clock period tolerance plus 10 percent) must be added. This adjustment can be reduced with trimming. **Table 8-4** shows some typical values for settling time.

| t <sub>1</sub> | t <sub>2</sub> | N  | t <sub>15</sub> | t <sub>5</sub> | t <sub>tot</sub> |
|----------------|----------------|----|-----------------|----------------|------------------|
| 1/ (6.45 MHz)  | 1/ (25.8 MHz)  | 84 | 430 μs          | 535 μs         | 850 μs           |
| 1/ (25.8 MHz)  | 1/ (6.45 MHz)  | 21 | 107 μs          | 212 μs         | 525 μs           |
| 1/ (25.8 MHz)  | 1/ (307.2 kHz) | 1  | 141 μs          | 246 μs         | 560 μs           |
| 1/ (307.2 kHz) | 1/ (25.8 MHz)  | 84 | 11.9 ms         | 12.0 ms        | 12.3 ms          |

**Table 8-4. Typical Settling Time Examples** 

## 8.5.7 Improving Settling Time

The settling time of the internal clock generator can be vastly improved if an external clock source can be used during the settling time. When the internal clock generator is disabled (ICGON is low), the DDIV[3:0] and DSTG[7:0] bits can be written. Then, when the internal clock generator is re-enabled, the clock period will automatically start at the point written in the DDIV and DSTG bits.

Since a change in the DDIV and DSTG bits only cause a change in the clock period relative to the starting point, the starting point must first be captured. The initial clock period can be expressed as in the next example, where  $t_X$  is a process, temperature, and voltage dependent constant and DDIV1 and DSTG1 are the values of DDIV and DSTG when operating at  $t_1$ .

$$t_1 = t_x \cdot 2^{DDIV1} \cdot DSTG1$$

Finding the new values for DDIV and DSTG is easy if the new clock period is a binary multiple or fraction of the original. In this case, DSTG is unchanged and DDIV2 is DDIV1 +  $log_2(t_2/t_1)$ .

If the new clock period is not a binary multiple or fraction of the original, both DSTG and DDIV may need to change according to these equations:

$$DVFACT = int \left[ \frac{log(t_2/t_1)}{log(2)} \right]$$

$$DSFACT = \left[ \frac{(t_2/t_1)}{2^{(DDIV2 - DDIV1)}} \right]$$

If DSTG2 is greater than 255:

$$DDIV2 = DDIV2 + 1$$
  $DSTG2 = \frac{DSTG2}{2}$ 

The software required to do this is relatively simple, since most of the math can be done before coding because the initial and final clock periods are known. An example of how to code this in assembly code is shown in **Figure 8-9**. This example is for illustrative purposes only and does not represent a valid syntax for any particular assembler.

```
;DDIV and DSTG modification code example
                       ; Changes DDIV and DSTG according to the initial and
                       ; desired clock period values
                       ; Requires ICGON to be clear (disabled)
                       ;User must previously calculate DVFACT and STFACT by
                       ; the equations listed in the specification
                       ;Modifies X and A registers
start lda
              icacr
                       ; Verify ICGON clear (this will require
       cmp
              #13
                       ; CMIE, CMF, CMON, ICGON, ICGS clear and CS, ECGON, ECGS set)
       lda
              #dvfact ;Add the DDIV factor (calculated before
       add
              icgdvr ; coding by the DDIV2 equation)
              icgdvr
       sta
              #stfact ;Load the DSTG factor (calculated before coding and
       lda
                      ; multiplied by 128 to make it 0-255 for maximum precision
       ldx
              icqdsr ;Load current stage register contents
       mul
                      ;Multiply factor times current value
       rola
                      ; Since factor was multiplied by 128,
       rolx
                      ; result is x6-x0:a7, so put it all in X
       bcc
              store
                      ;If result is >255, rolx will set carry
                      ; so divide result by two and
       rorx
       inc
                      ; add one to DDIV
              icgdsr ;Store value
store
      stx
                      ;Test to see if DDIV too high or low
       lda
              icqdvr
                      ; Valid range 0-9; too low is FF/FE; too high is 0A/0B
       cmp
             #09
       bhi
                      ;If DDIV is 0-9, you're almost done
              exit
       lda
              #09
                      ;Otherwise, maximize period and execute error code
       sta
              icqdvr
       qmţ
              error
exit
       qmj
              enable ;Jump to code which turns on desired
                       ; clock, clock monitor, interrupts, etc.
```

Figure 8-9. Code Example for Writing DDIV and DSTG

#### 8.5.8 Trimming Frequency on the Internal Clock Generator

The unadjusted frequency of the low-frequency base clock (IBASE), when the comparators in the frequency comparator indicate zero error, will vary as much as  $\pm 25$  percent due to process, temperature, and voltage dependencies. These dependencies are in the voltage and current references, the offset of the comparators, and the internal capacitor. The voltage and temperature dependencies have been designed to be a maximum of approximately  $\pm 1$  percent error. The process dependencies account for the rest.

MC68HC908RK2 — Rev. 3.0

Fortunately, for an individual part, the process dependencies are constant. An individual part can operate at approximately  $\pm 2$  percent variance from its unadjusted operating point over the entire specification range of the application. If the unadjusted operating point can be changed, the entire variance can be limited to  $\pm 2$  percent.

The method of changing the unadjusted operating point is by changing the size of the capacitor. This capacitor is designed with 639 equally sized units. 384 of which are always connected. The remaining 255 units are put in by adjusting the ICG trim factor (TRIM). The default value for TRIM is \$80, or 128 units, making the default capacitor size 512. Each unit added or removed will adjust the output frequency by about  $\pm 0.195$  percent of the unadjusted frequency (adding to TRIM will decrease frequency). Therefore, the frequency of IBASE can be changed to  $\pm 25$  percent of its unadjusted value, which is enough to cancel the process variability mentioned before.

The best way to trim the internal clock is to use the timer to measure the width of an input pulse on an input capture pin (this pulse must be supplied by the application and should be as long or wide as possible). Considering the prescale value of the timer and the theoretical (zero error) frequency of the bus (307.2 kHz \*N/4), the error can be calculated. This error, expressed as a percentage, can be divided by 0.195 percent and the resultant factor added or subtracted from TRIM. This process should be repeated to eliminate any residual error.

NOTE:

It is recommended that the user preserve a copy of the contents of the ICG trim register (ICGTR) in non-volitale memory.

Address \$7FEF is reserved for an optional factory-determined value. Consult with a local Motorola representative for more information and availability of this option.

### 8.6 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

#### 8.6.1 Wait Mode

The ICG remains active in wait mode. If enabled, the ICG interrupt to the CPU can bring the MCU out of wait mode.

In some applications, low-power consumption is desired in wait mode and a high-frequency clock is not needed. In these applications, reduce power consumption by either selecting a low-frequency external clock and turn the internal clock generator off, or reduce the bus frequency by minimizing the ICG multiplier factor (N) before executing the WAIT instruction.

### 8.6.2 Stop Mode

The ICG is disabled in stop mode. Upon execution of the STOP instruction, all ICG activity will cease and the output clocks (CGMXCLK and CGMOUT) will be held low. Power consumption will be minimal.

The STOP instruction does not affect the values in the ICG registers. Normal execution will resume after the MCU exits stop mode.

# 8.7 Configuration Register Option

One configuration register option affects the functionality of the ICG: EXTSLOW (slow external clock).

All configuration register options will have a default setting. Refer to **Section 9. Configuration Register (CONFIG)** on how the configuration register is used.

#### 8.7.1 EXTSLOW

Slow external clock (EXTSLOW), when set, will decrease the drive strength of the oscillator amplifier, enabling low-frequency crystal operation (30 kHz–100 kHz). When clear, EXTSLOW enables high frequency crystal operation (1 MHz to 8 MHz).

EXTSLOW, when set, also configures the clock monitor to expect an external clock source that is slower than the low-frequency base clock (60 Hz–307.2 kHz). When EXTSLOW is clear, the clock monitor will expect an external clock faster than the low-frequency base clock (307.2 kHz–32 MHz).

The default state for this option is clear.

# 8.8 I/O Registers

The ICG contains five registers, summarized in **Figure 8-10**. These registers are:

- ICG control register, ICGCR
- ICG multiplier register, ICGMR
- ICG trim register, ICGTR
- ICG DCO divider control register, ICGDVR
- ICG DCO stage control register, ICGDSR

Several of the bits in these registers have interaction where the state of one bit may force another bit to a particular state or prevent another bit from being set or cleared. A summary of this interaction is shown in **Table 8-5**.



Figure 8-10. ICG I/O Register Summary

**Table 8-5. ICG Module Register Bit Interaction Summary** 

|                | Register Bit Results for Given Condition |     |      |     |       |      |       |      |        |           |           |           |
|----------------|------------------------------------------|-----|------|-----|-------|------|-------|------|--------|-----------|-----------|-----------|
| Condition      | CMIE                                     | CMF | CMON | cs  | ICGON | S901 | ECGON | ECGS | N[6:0] | TRIM[7:0] | DDIV[3:0] | DSTG[7:0] |
| Reset          | 0                                        | 0   | 0    | 0   | 1     | 0    | 0     | 0    | \$15   | \$80      | 1         | _         |
| CMF = 1        |                                          | (1) | 1    |     | 1     |      | 1     |      | uw     | uw        | uw        | uw        |
| CMON = 0       | 0                                        | 0   | (0)  |     |       | 1    | _     |      |        | 1         | 1         | _         |
| CMON = 1       |                                          |     | (1)  | _   | 1     | 1    | 1     | 1    | uw     | uw        | uw        | uw        |
| CS = 0         |                                          |     |      | (0) | 1     |      | _     |      | _      |           | uw        | uw        |
| CS = 1         | _                                        | _   | _    | (1) | _     | _    | 1     | _    | _      | _         | _         | _         |
| ICGON = 0      | 0                                        | 0   | 0    | 1   | (0)   | 0    | 1     | _    | _      | _         | _         | _         |
| ICGON = 1      | _                                        | _   | _    | _   | (1)   | _    | _     |      | _      | _         | uw        | uw        |
| ICGS = 0       | us                                       | _   | us   | uc  | _     | (0)  | _     | _    | _      | _         | _         | _         |
| ECGON = 0      | 0                                        | 0   | 0    | 0   | 1     | _    | (0)   | 0    | _      | _         | uw        | uw        |
| ECGS = 0       | us                                       | _   | us   | us  | _     | _    | _     | (0)  | _      | _         | _         | _         |
| IOFF = 1       | _                                        | 1*  | (1)  | 1   | (1)   | 0    | (1)   | _    | uw     | uw        | uw        | uw        |
| EOFF = 1       | _                                        | 1*  | (1)  | 0   | (1)   |      | (1)   | 0    | uw     | uw        | uw        | uw        |
| N = written    | (0)                                      | (0) | (0)  | _   | _     | 0*   | _     | _    |        | _         | _         | _         |
| TRIM = written | (0)                                      | (0) | (0)  | _   | _     | 0*   | _     | _    | _      | _         | _         | _         |

Register bit is unaffected by the given condition.

<sup>0, 1</sup> Register bit is forced clear or set, respectively, in the given condition.

<sup>0\*, 1\*</sup> Register bit is temporarily forced clear or set, respectively, in the given condition.

<sup>(0), (1)</sup> Register bit must be clear or set, respectively, for the given condition to occur.

us, uc, uw Register bit cannot be set, cleared, or written, respectively, in the given condition.

### 8.8.1 ICG Control Register

The ICG control register (ICGCR) contains the control and status bits for the internal clock generator, external clock generator, and clock monitor as well as the clock select and interrupt enable bits.



Figure 8-11. ICG Control Register (ICGCR)

#### CMIE — Clock Monitor Interrupt Enable Bit

This read/write bit enables clock monitor interrupts. An interrupt will occur when both CMIE and CMF are set. CMIE can be set when the CMON bit has been set for at least one cycle. CMIE is forced clear when CMON is clear or during reset.

- 1 = Clock monitor interrupts enabled
- 0 = Clock monitor interrupts disabled

#### CMF — Clock Monitor Interrupt Flag

This read-only bit is set when the clock monitor determines that either ICLK or ECLK becomes inactive and the CMON bit is set. This bit is cleared by first reading the bit while it is set, followed by writing the bit low. This bit is forced clear when CMON is clear or during reset.

- 1 = Either ICLK or ECLK has become inactive.
- 0 = ICLK and ECLK have not become inactive since the last read of the ICGCR or the clock monitor is disabled.

#### CMON — Clock Monitor On Bit

This read/write bit enables the clock monitor. CMON can be set when both ICLK and ECLK have been on and stable for at least one bus cycle (ICGON, ECGON, ICGS, and ECGS are all set). CMON is

MC68HC908RK2 — Rev. 3.0

forced set when CMF is set, to avoid inadvertent clearing of CMF. CMON is forced clear when either ICGON or ECGON is clear or during reset.

- 1 = Clock monitor output enabled
- 0 = Clock monitor output disabled

#### CS — Clock Select Bit

This read/write bit determines which clock will generate the oscillator output clock (CGMXCLK). This bit can be set when ECGON and ECGS have been set for at least one bus cycle and can be cleared when ICGON and ICGS have been set for at least one bus cycle. This bit is forced set when the clock monitor determines the internal clock (ICLK) is inactive or when ICGON is clear. This bit is forced clear when the clock monitor determines that the external clock (ECLK) is inactive, when ECGON is clear, or during reset.

- 1 = External clock (ECLK) sources CGMXCLK
- 0 = Internal clock (ICLK) sources CGMXCLK

#### ICGON — Internal Clock Generator On Bit

This read/write bit enables the internal clock generator. ICGON can be cleared when the CS bit has been set and the CMON bit has been clear for at least one bus cycle. ICGON is forced set when the CMON bit is set, the CS bit is clear, or during reset.

- 1 = Internal clock generator enabled
- 0 = Internal clock generator disabled

#### ICGS — Internal Clock Generator Stable Bit

This read-only bit indicates when the internal clock generator has determined that the internal clock (ICLK) is within about 5 percent of the desired value. This bit is forced clear when the clock monitor determines the ICLK is inactive, when ICGON is clear, when the ICG multiplier factor is written, or during reset.

- 1 = Internal clock is within 5 percent of the desired value.
- 0 = Internal clock may not be within 5 percent of the desired value.

#### ECGON — External Clock Generator On Bit

This read/write bit enables the external clock generator. ECGON can be cleared when the CS and CMON bits have been clear for at least one bus cycle. ECGON is forced set when the CMON bit or the CS bit is set. ECGON is forced clear during reset.

- 1 = External clock generator enabled
- 0 = External clock generator disabled

#### ECGS — External Clock Generator Stable Bit

This read-only bit indicates when at least 4096 external clock (ECLK) cycles have elapsed since the external clock generator was enabled. This is not an assurance of the stability of ECLK but is meant to provide a start-up delay. This bit is forced clear when the clock monitor determines ECLK is inactive, when ECGON is clear, or during reset.

- 1 = 4096 ECLK cycles have elapsed since ECGON was set.
- 0 = External cock is unstable, inactive, or disabled.

### 8.8.2 ICG Multiplier Register



Figure 8-12. ICG Multiplier Register (ICGMR)

#### N6-N0 — ICG Multiplier Factor Bits

These read/write bits change the multiplier used by the internal clock generator. The internal clock (ICLK) will be (307.2 kHz  $\pm 25$  percent) \* N. A value of \$00 in this register is interpreted the same as a value of \$01. This register cannot be written when the CMON bit is set. Reset sets this factor to \$15 (decimal 21) for default frequency of 6.45 MHz  $\pm 25$  percent (1.613 MHz  $\pm 25$  percent bus).

MC68HC908RK2 — Rev. 3.0

### 8.8.3 ICG Trim Register



Figure 8-13. ICG Trim Register (ICGTR)

## TRIM7-TRIM0 — ICG Trim Factor Bits

These read/write bits change the size of the internal capacitor used by the internal clock generator. By testing the frequency of the internal clock and incrementing or decrementing this factor accordingly, the accuracy of the internal clock can be improved to  $\pm 2$  percent. Incrementing this register by one decreases the frequency by 0.195 percent of the unadjusted value. Decrementing this register by one increases the frequency by 0.195 percent. This register cannot be written when the CMON bit is set. Reset sets these bits to \$80, centering the range of possible adjustment.

**NOTE:** It is recommended that the user preserve a copy of the contents of the ICG trim register (ICGTR) in non-volitale memory.

Address \$7FEF is reserved for an optional factory-determined ICG trim value. Consult with a local Motorola representative for more information and availability of this option.

### 8.8.4 ICG DCO Divider Register



Figure 8-14. ICG DCO Divider Register (ICGDVR)

#### DDIV3-DDIV0 — ICG DCO Divider Control Bits

These bits indicate the number of divide-by-twos (DDIV) that follow the digitally controlled oscillator. Incrementing DDIV will add another divide-by-two, doubling the period (halving the frequency).

Decrementing has the opposite effect. DDIV cannot be written when ICGON is set to prevent inadvertent frequency shifting. When ICGON is set, DDIV is controlled by the digital loop filter. The range of valid values for DDIV is from \$0 to \$9. Values of \$A—\$F are interpreted the same as \$9. Since the DCO is active during reset, reset has no effect on DSTG and the value may vary.

## 8.8.5 ICG DCO Stage Register



Figure 8-15. ICG DCO Stage Register (ICGDSR)

### DSTG7-DSTG0 — ICG DCO Stage Control Bits

These bits indicate the number of stages DSTG (above the minimum) in the digitally controlled oscillator. The total number of stages is approximately equal to \$1FF, so changing DSTG from \$00 to \$FF will approximately double the period. Incrementing DSTG will increase the period (decrease the frequency) by 0.202 percent to 0.368 percent (decrementing has the opposite effect). DSTG cannot be written when ICGON is set to prevent inadvertent frequency shifting. When ICGON is set, DSTG is controlled by the digital loop filter. Since the DCO is active during reset, reset has no effect on DSTG and the value may vary.

# Section 9. Configuration Register (CONFIG)

### 9.1 Contents

| 9.2 | Introduction14         | 5 |
|-----|------------------------|---|
| 9.3 | Functional Description | 5 |

### 9.2 Introduction

This section describes the configuration register (CONFIG). The configuration register enables or disables these options:

- Stop mode recovery time (32 CGMXCLK cycles or 4,096 CGMXCLK cycles)
- COP timeout period (2<sup>18</sup> 2<sup>4</sup> or 2<sup>13</sup> 2<sup>4</sup> CGMXCLK cycles)
- STOP instruction
- Computer operating properly module (COP)
- Low-voltage inhibit (LVI) module control

# 9.3 Functional Description

The CONFIG register is used in the initialization of various options and can be written once after each reset. The register is set to the documented value during reset. Since the various options affect the operation of the MCU, it is recommended that these registers be written immediately after reset. The configuration register is located at \$001F.

### **NOTE:**

On a FLASH device, the options are one-time writable by the user after each reset. The CONFIG register is not in the FLASH memory but is a special register containing one-time writable latches after each reset.

MC68HC908RK2 — Rev. 3.0

### **Configuration Register (CONFIG)**

Upon a reset, the CONFIG register defaults to predetermined settings as shown in **Figure 2-1. Memory Map**.



Figure 9-1. Configuration Register (CONFIG)

### EXTSLOW — Slow External Crystal Enable Bit

The EXTSLOW bit has two functions. It configures the ICG module for a fast (1 MHz–8 MHz) or slow (30 kHz–100 kHz) speed crystal. The option also configures the clock monitor operation in the ICG module to expect an external frequency higher (307.2 kHz–32 MHz) or lower (60 Hz–307.2 kHz) than the base frequency of the internal oscillator. (See Section 8. Internal Clock Generator Module (ICG).)

1 = ICG set for slow external crystal operation

0 = ICG set for fast external crystal operation

### LVISTOP — LVI Enable in Stop Mode Bit

When the LVIPWR bit is set, setting the LVISTOP bit enables the LVI to operate during stop mode. Reset clears LVISTOP.

1 = LVI enabled during stop mode

0 = LVI disabled during stop mode

### LVIRST — LVI Reset Enable Bit

LVIRST enables the reset signal from the LVI module.

(See Section 12. Low-Voltage Inhibit (LVI).)

1 = LVI module resets enabled

0 = LVI module resets disabled

### LVIPWR — LVI Power Enable Bit

LVIPWR disables the LVI module. (See **Section 12. Low-Voltage Inhibit (LVI)**.)

1 = LVI module power enabled

0 = LVI module power disabled

COPRS — COP Rate Select Bit

COPRS selects the COP timeout period. Reset clears COPRS. (See Section 11. Computer Operating Properly Module (COP).)

1 = COP timeout period =  $2^{13} - 2^4$  CGMXCLK cycles

 $0 = COP timeout period = 2^{18} - 2^4 CGMXCLK cycles$ 

SSREC — Short Stop Recovery Bit

SSREC enables the CPU to exit stop mode with a delay of 32 CGMXCLK cycles instead of a 4096-CGMXCLK cycle delay.

1 = Stop mode recovery after 32 CGMXCLK cycles

0 = Stop mode recovery after 4096 CGMXCLK cycles

**NOTE:** Exiting stop mode by pulling reset will result in the long stop recovery.

If using the internal clock generator module or an external crystal oscillator, do not set the SSREC bit.

The LVI has an enable time of  $t_{\rm en}$ . The system stabilization time for power-on reset and long stop recovery (both 4096 CGMXCLK cycles) gives a delay longer than the LVI enable time for these startup scenarios. There is no period where the MCU is not protected from a low power condition. However, when using the short stop recovery configuration option, the 32 CGMXCLK delay must be greater than the LVI's turn on time to avoid a period in startup where the LVI is not protecting the MCU.

STOP — STOP Instruction Enable Bit

STOP enables the STOP instruction.

1 = STOP instruction enabled

0 = STOP instruction treated as illegal opcode

COPD — COP Disable Bit

COPD disables the COP module. (See Section 11. Computer Operating Properly Module (COP).)

1 = COP module disabled

0 = COP module enabled

# Configuration Register (CONFIG)

# **Section 10. Monitor Read-Only Memory (MON)**

### 10.1 Contents

| 10.2   | Introduction              |
|--------|---------------------------|
| 10.3   | Features                  |
| 10.4   | Functional Description150 |
| 10.4.1 | Monitor Mode Entry152     |
| 10.4.2 | Data Format               |
| 10.4.3 | Echoing154                |
| 10.4.4 | Break Signal              |
| 10.4.5 | Commands155               |
| 10.4.6 | Baud Rate158              |
| 10.4.7 | Security                  |

### 10.2 Introduction

This section describes the monitor read-only memory (MON). The MON allows complete testing of the MCU through a single-wire interface with a host computer.

### **Monitor Read-Only Memory (MON)**

### 10.3 Features

Features of the monitor ROM include:

- Normal user-mode pin functionality
- One pin dedicated to serial communication between monitor ROM and host computer
- Standard mark/space non-return-to-zero (NRZ) communication with host computer
- 9600 baud communication with host computer when using a 9.8304-MHz crystal
- Execution of code in random-access memory (RAM) or FLASH
- FLASH security
- FLASH programming

### 10.4 Functional Description

Monitor ROM receives and executes commands from a host computer. **Figure 10-1** shows a sample circuit used to enter monitor mode and communicate with a host computer via a standard RS-232 interface.

While simple monitor commands can access any memory address, the MC68HC908RK2 has a FLASH security feature to prevent external viewing of the contents of FLASH. Proper procedures must be followed to verify FLASH content. Access to the FLASH is denied to unauthorized users of customer-specified software (see **10.4.7 Security**).

In monitor mode, the MCU can execute host-computer code in RAM while all MCU pins except PTA0 retain normal operating mode functions. All communication between the host computer and the MCU is through the PTA0 pin. A level-shifting and multiplexing interface is required between PTA0 and the host computer. PTA0 is used in a wired-OR configuration and requires a pullup resistor.



Figure 10-1. Monitor Mode Circuit

MC68HC908RK2 - Rev. 3.0

### **Monitor Read-Only Memory (MON)**

### 10.4.1 Monitor Mode Entry

**Table 10-1** shows the pin conditions for entering monitor mode.

**Table 10-1. Monitor Mode Entry** 

| - | IRQ Pin             | PTB0 Pin | PTB2 Pin | PTA0 Pin | CGMOUT <sup>(2)</sup> | Bus<br>Frequency |
|---|---------------------|----------|----------|----------|-----------------------|------------------|
|   | V <sub>HI</sub> (1) | 1        | 0        | 1        | CGMXCLK<br>2          | CGMOUT 2         |

For V<sub>HI</sub>, see 16.7 3.0-Volt DC Electrical Characteristics and 16.3 Absolute Maximum Ratings.

Enter monitor mode by either:

- Executing a software interrupt instruction (SWI), or
- Applying a logic 0 and then a logic 1 to the RST pin

# **NOTE:** Upon entering monitor mode, an interrupt stack frame plus a stacked H register will leave the stack pointer at address \$00F9.

Once out of reset, the MCU waits for the host to send eight security bytes (see 10.4.7 Security). After the security bytes, the MCU sends a break signal (10 consecutive logic 0s) to the host computer, indicating that it is ready to receive a command.

Monitor mode uses alternate vectors for reset, SWI, and break interrupt. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code. The COP module is disabled in monitor mode as long as  $V_{HI}$  (see Section 16. Preliminary Electrical Specifications) is applied to either the  $\overline{IRQ1}$  pin or the  $\overline{RST}$  pin. (See Section 6. System Integration Module (SIM) for more information on modes of operation.) The ICG module is bypassed in monitor mode as long as  $V_{HI}$  is applied to the  $\overline{IRQ1}$  pin.  $\overline{RST}$  does not affect the ICG.

<sup>2.</sup> If the high voltage (V<sub>HI</sub>) is removed from the IRQ1 pin while in monitor mode, the clock select bit (CS) controls the source of CGMOUT.

**Table 10-2** is a summary of the differences between user mode and monitor mode.

**Functions** Modes Reset Reset **Break Break** SWI SWI COP Vector Vector Vector Vector Vector Vector High High High Low Low Low User Enabled \$FFFE \$FFFF \$FFFC \$FFFD \$FFFC \$FFFD

Table 10-2. Mode Differences

\$FEFC

\$FEFD

\$FEFC

\$FEFD

\$FEFF

### 10.4.2 Data Format

Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. (See Figure 10-2 and Figure 10-3.)

The data transmit and receive rate is determined by the crystal. Transmit and receive baud rates must be identical.



Disabled<sup>(1)</sup>

\$FEFE

Monitor

Figure 10-2. Monitor Data Format



Figure 10-3. Sample Monitor Waveforms

MC68HC908RK2 - Rev. 3.0

<sup>1.</sup> If the high voltage (V<sub>HI</sub>) is removed from the IRQ1 pin while in monitor mode, the SIM asserts its COP enable output. The COP is a mask option enabled or disabled by the COPD bit in the configuration register. See 16.7 3.0-Volt DC Electrical Characteristics.

# **Monitor Read-Only Memory (MON)**

### 10.4.3 Echoing

As shown in Figure 10-4, the monitor ROM immediately echoes each received byte back to the PTA0 pin for error checking.

Any result of a command appears after the echo of the last byte of the command.



Notes: 1 = Echo delay (2 bit times) 2 = Data return delay (2 bit times) 3 = Wait 1 bit time before sending next byte.

Figure 10-4. Read Transaction

### 10.4.4 Break Signal

A start bit followed by nine low bits is a break signal. (See Figure 10-5.) When the monitor receives a break signal, it drives the PTA0 pin high for the duration of two bits before echoing the break signal.



Figure 10-5. Break Transaction

### 10.4.5 Commands

The monitor ROM uses these commands:

- READ, read memory
- WRITE, write memory
- IREAD, indexed read
- IWRITE, indexed write
- READSP, read stack pointer
- RUN, run user program

A sequence of IREAD or IWRITE commands can access a block of memory sequentially over the full 64-Kbyte memory map.

Table 10-3. READ (Read Memory) Command

| Description                                                                                                                                                                                                                    | Read byte from memory                                |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|--|--|--|--|
| Operand                                                                                                                                                                                                                        | Specifies 2-byte address in high byte:low byte order |  |  |  |  |  |  |
| Data Returned                                                                                                                                                                                                                  | Returns contents of specified address                |  |  |  |  |  |  |
| Opcode                                                                                                                                                                                                                         | \$4A                                                 |  |  |  |  |  |  |
| Command Seque                                                                                                                                                                                                                  | nce                                                  |  |  |  |  |  |  |
| SENT TO MONITOR  READ  READ  ADDR. HIGH  ADDR. HIGH  ADDR. LOW  ADDR. LOW  ADDR. LOW  ADDR. LOW  RESULT  Notes: 1 = Echo delay (2 bit times) 2 = Data return delay (2 bit times) 3 = Wait 1 bit time before sending next byte. |                                                      |  |  |  |  |  |  |

# **Monitor Read-Only Memory (MON)**

### Table 10-4. WRITE (Write Memory) Command



### Table 10-5. IREAD (Indexed Read) Command

| Description Read next 2 bytes in memory from last address accessed                                                                |                                                              |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--|--|--|--|--|--|
| Operand                                                                                                                           | Operand Specifies 2-byte address in high byte:low byte order |  |  |  |  |  |  |
| Data Returned                                                                                                                     | Data Returned Returns contents of next two addresses         |  |  |  |  |  |  |
| Opcode                                                                                                                            | \$1A                                                         |  |  |  |  |  |  |
| SENT TO MONITOR  IREAD  IREAD  IREAD  DATA  DATA  RESULT  Notes: 1 = Echo delay (2 bit times) 2 = Data return delay (2 bit times) |                                                              |  |  |  |  |  |  |

Table 10-6. IWRITE (Indexed Write) Command



Table 10-7. READSP (Read Stack Pointer) Command

| Operand                                                                                                            | Operand None                                                                                                                     |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Data Returned                                                                                                      | Data Returned Returns stack pointer plus one in high byte:low byte order. The plus one is due to the use of the TSX instruction. |  |  |  |  |  |  |
| Opcode                                                                                                             | \$0C                                                                                                                             |  |  |  |  |  |  |
| Command Sequence  SENT TO MONITOR  READSP READSP SP HIGH SP LOW  ECHO  RESULT  Notes: 1 = Echo delay (2 bit times) |                                                                                                                                  |  |  |  |  |  |  |

Description Executes RTI instruction

Operand None

Data Returned None

Opcode \$28

Command Sequence

SENT TO MONITOR RUN

ECHO
Note 1 = Echo delay (2 bit times)

Table 10-8. RUN (Run User Program) Command

### 10.4.6 Baud Rate

With a 9.8304-MHz crystal, data is transferred between the monitor and host at 9600 baud. If a 14.7456-MHz crystal is used, the monitor baud rate is 14400.

NOTE:

While in monitor mode with  $V_{HI}$  applied to  $\overline{IRQ1}$ , the MCU bus clock is always driven from the external clock.

### 10.4.7 Security

A security feature discourages unauthorized reading of FLASH locations while in monitor mode. The host can bypass the security feature at monitor mode entry by sending eight consecutive security bytes that match the bytes at locations \$FFF6-\$FFFD. Locations \$FFF6-\$FFFD contain user-defined data.

NOTE:

Do not leave locations \$FFF6—\$FFFD blank. For security reasons, program locations \$FFF6—\$FFFD even if they are not used for vectors. If FLASH is unprogrammed, the eight security byte values to be sent are \$00, the unprogrammed state of the FLASH.

During monitor mode entry, the MCU waits after the power-on reset for the host to send the eight security bytes on pin PA0.

Advance Information

MC68HC908RK2 — Rev. 3.0



Note: Any delay between rising IRQ1 and rising VDD will guarantee that the MCU bus is driven by the external clock.



Notes: 1 = Echo delay (2 bit times) 2 = Data return delay (2 bit times)

3 = Wait 1 bit time before sending next byte.

Figure 10-6. Monitor Mode Entry Timing

If the received bytes match those at locations \$FFF6-\$FFFD, the host bypasses the security feature and can read all FLASH locations and execute code from FLASH. Security remains bypassed until a power-on reset occurs. After the host bypasses security, any reset other than a power-on reset requires the host to send another eight bytes, but security remains bypassed regardless of the data that the host sends.

If the received bytes do not match the data at locations \$FFF6-\$FFFD, the host fails to bypass the security feature. The MCU remains in monitor mode, but reading FLASH locations returns undefined data, and trying to execute code from FLASH causes an illegal address reset. After the host fails to bypass security, any reset other than a power-on reset causes an endless loop of illegal address resets.

MC68HC908RK2 — Rev. 3.0

# **Monitor Read-Only Memory (MON)**

After receiving the eight security bytes from the host, the MCU transmits a break character signalling that it is ready to receive a command.

**NOTE:** The MCU does not transmit a break character until after the host sends the eight security bytes.

# **Section 11. Computer Operating Properly Module (COP)**

### 11.1 Contents

| 11.2 Introduction                         | 2 |
|-------------------------------------------|---|
| 11.3 Functional Description16             | 2 |
| 11.4 I/O Signals                          | 3 |
| 11.4.1 CGMXCLK                            | 3 |
| 11.4.2 STOP Instruction                   | 3 |
| 11.4.3 COPCTL Write                       | 4 |
| 11.4.4 Power-On Reset16                   | 4 |
| 11.4.5 Internal Reset16                   | 4 |
| 11.4.6 Reset Vector Fetch16               | 4 |
| 11.4.7 COPD                               | 4 |
| 11.4.8 COPRS16                            | 4 |
| 11.5 COP Control Register16               | 5 |
| 11.6 Interrupts16                         | 5 |
| 11.7 Monitor Mode                         | 5 |
| 11.8 Low-Power Modes                      | 5 |
| 11.8.1 Wait Mode                          | 5 |
| 11.8.2 Stop Mode                          | 6 |
| 11.9 COP Module During Break Interrupts16 | 6 |

# **Computer Operating Properly Module (COP)**

### 11.2 Introduction

The computer operating properly (COP) module contains a free-running counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by periodically clearing the COP counter.

### 11.3 Functional Description



Figure 11-1. COP Block Diagram

The COP counter is a free-running 6-bit counter preceded by a 12-bit prescaler. If not cleared by software, the COP counter overflows and generates an asynchronous reset after  $2^{13} - 2^4$  or  $2^{18} - 2^4$  CGMXCLK cycles, depending on the state of the COP rate select bit, COPRS, in the configuration register. When COPRS = 1, a 4.9152-MHz crystal gives a COP timeout period of 53.3 ms. Writing any value to location \$FFFF before an overflow occurs prevents a COP reset by clearing the COP counter and stages 5 through 12 of the prescaler.

### **NOTE:**

Service the COP immediately after reset and before entering or after exiting stop mode to guarantee the maximum time before the first COP counter overflow.

A COP reset pulls the RST pin low for 32 CGMXCLK cycles and sets the COP bit in the SIM reset status register (SRSR).

In monitor mode, the COP is disabled if the RST pin or the IRQ1 pin is held at  $V_{HI}$ . During the break state,  $V_{HI}$  on the RST pin disables the COP.

### **NOTE:**

Place COP clearing instructions in the main program and not in an interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working properly.

### 11.4 I/O Signals

The following paragraphs describe the signals shown in Figure 11-1.

### 11.4.1 CGMXCLK

CGMXCLK is the oscillator output signal. See **8.4.5 Clock Selection Circuit** for a description of CGMXCLK.

### 11.4.2 STOP Instruction

The STOP instruction clears the COP prescaler.

MC68HC908RK2 — Rev. 3.0

### **Computer Operating Properly Module (COP)**

### 11.4.3 COPCTL Write

Writing any value to the COP control register (COPCTL) (see 11.5 COP Control Register), clears the COP counter and clears stages 12 through 5 of the COP prescaler. Reading the COP control register returns the reset vector.

### 11.4.4 Power-On Reset

The power-on reset (POR) circuit clears the COP prescaler 4096 CGMXCLK cycles after power up.

### 11.4.5 Internal Reset

An internal reset clears the COP prescaler and the COP counter.

### 11.4.6 Reset Vector Fetch

A reset vector fetch occurs when the vector address appears on the data bus. A reset vector fetch clears the COP prescaler.

### 11.4.7 COPD

The COPD signal reflects the state of the COP disable bit (COPD) in the configuration register. (See **Section 9. Configuration Register** (CONFIG)).

### 11.4.8 COPRS

The COPRS signal reflects the state of the COP rate select bit (COPRS) in the configuration register. (See **Section 9. Configuration Register (CONFIG)**).

### 11.5 COP Control Register

The COP control register is located at address \$FFFF and overlaps the reset vector. Writing any value to \$FFFF clears the COP counter and starts a new timeout period. Reading location \$FFFF returns the low byte of the reset vector.



Figure 11-2. COP Control Register (COPCTL)

### 11.6 Interrupts

The COP does not generate CPU interrupt requests.

### 11.7 Monitor Mode

The COP is disabled in monitor mode when V<sub>HI</sub> is present on the IRQ1 pin or on the RST pin.

### 11.8 Low-Power Modes

The WAIT and STOP instructions put the MCU in low powerconsumption standby modes.

### 11.8.1 Wait Mode

The COP remains active in wait mode. To prevent a COP reset during wait mode, periodically clear the COP counter in a CPU interrupt routine.

MC68HC908RK2 - Rev. 3.0

### **Computer Operating Properly Module (COP)**

### 11.8.2 Stop Mode

Stop mode turns off the CGMXCLK input to the COP and clears the COP prescaler. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode.

The STOP bit (see Section 9. Configuration Register (CONFIG)) enables the STOP instruction. To prevent inadvertently turning off the COP with a STOP instruction, disable the STOP instruction by clearing the STOP bit.

### 11.9 COP Module During Break Interrupts

The COP is disabled during a break interrupt when  $V_{HI}$  is present on the  $\overline{RST}$  pin.

# Section 12. Low-Voltage Inhibit (LVI)

### 12.1 Contents

| 12.2   | Introduction               |
|--------|----------------------------|
| 12.3   | Features                   |
| 12.4.1 | Functional Description     |
| 12.4.2 | Short Stop Recovery Option |
| 12.5   | LVI Status Register170     |
| 12.6   | LVI Interrupts             |
| 12.7   | Low-Power Modes            |
| 12.7.1 | Wait Mode                  |
| 12.7.2 | Stop Mode                  |

### 12.2 Introduction

The low-voltage inhibit (LVI) module monitors the voltage on the  $V_{DD}$  pin and will set a low voltage sense bit when  $V_{DD}$  voltage falls to the LVI sense voltage. The LVI will force a reset when the  $V_{DD}$  voltage falls to the LVI trip voltage.

MC68HC908RK2 — Rev. 3.0

### 12.3 Features

Features of the LVI module include:

- Detects two levels of low-voltage condition:
  - Low-voltage detection
  - Low-voltage reset
- User-configurable for stop mode

### 12.4 Functional Description

**Figure 12-1** shows the structure of the LVI module. The LVI module contains a bandgap reference circuit and two comparators. The LVI monitors  $V_{DD}$  voltage during normal MCU operation. When enabled, the LVI module generates a reset when  $V_{DD}$  falls below the  $V_{LVR}$  threshold.

In addition to forcing a reset condition, the LVI module has a second circuit dedicated to low-voltage detection. When  $V_{DD}$  falls below  $V_{LVS}$ , the output of the low-voltage comparator asserts the LOWV flag in the LVI status register (LVISR). In applications that require detecting low batteries, software can monitor by polling the LOWV bit.



Figure 12-1. LVI Module Block Diagram

### 12.4.1 False Trip Protection

The  $V_{DD}$  pin level is digitally filtered to reduce false dead battery detection due to power supply noise. For the LVI module to reset due to a low-power supply,  $V_{DD}$  must remain at or below the  $V_{LVR}$  level for a minimum 32–40 CGMXCLK cycles. See **Table 12-1**.

| At Level:                          | For Number of CGMXCLK Cycles:  | Result                                          |  |
|------------------------------------|--------------------------------|-------------------------------------------------|--|
| V <sub>DD</sub> > V <sub>LVR</sub> | ANY                            | Filter counter remains clear                    |  |
| V <sub>DD</sub> < V <sub>LVR</sub> | < 32 CGMXCLK cycles            | No reset, continue counting CGMXCLK             |  |
| V <sub>DD</sub> < V <sub>LVR</sub> | Between 32 & 40 CGMXCLK cycles | LVI may generate<br>a reset after<br>32 CGMXCLK |  |
| V <sub>DD</sub> < V <sub>LVR</sub> | > 40 CGMXCLK cycles            | LVI is guaranteed to generate a reset           |  |

**Table 12-1. LOWV Bit Indication** 

### 12.4.2 Short Stop Recovery Option

The LVI has an enable time of  $t_{\text{EN}}$ . The system stabilization time for power-on reset and long stop recovery (both 4096 CGMXCLK cycles) gives a delay longer than the LVI enable time for these startup scenarios. There is no period where the MCU is not protected from a low-power condition. However, when using the short stop recovery configuration option, the 32 CGMXCLK delay must be greater than the LVI turn on time to avoid a period in startup where the LVI is not protecting the MCU.

**NOTE:** The LVI is enabled automatically after reset or stop recovery, if the LVISTOP of the CONFIG register is set. (See Section 9. Configuration Register (CONFIG).)

### 12.5 LVI Status Register

The LVI status register flags  $V_{DD}$  voltages below the  $V_{LVR}$  and  $V_{LVS}$  levels.



Figure 12-2. LVI Status Register (LVISR)

### LVIOUT — LVI Output Bit

The read-only flag becomes set when the  $V_{DD}$  voltage falls below the  $V_{LVR}$  voltage for 32 to 40 CGMXCLK cycles. Reset clears the LVIOUT bit.

### LOWV— LVI Low Indicator Bit

This read-only flag becomes set when the LVI is detecting  $V_{DD}$  voltage below the  $V_{LVS}$  threshold.

# 12.6 LVI Interrupts

The LVI module does not generate CPU interrupt requests.

### 12.7 Low-Power Modes

The STOP and WAIT instructions put the MCU in low powerconsumption standby modes.

### **12.7.1 Wait Mode**

The LVI module remains active in wait mode. The LVI module can generate a reset if a  $V_{DD}$  voltage below the  $V_{LVR}$  voltage is detected.

### 12.7.2 Stop Mode

The LVI can be enabled or disabled in stop mode by setting the LVISTOP bit in the CONFIG register. (See Section 9. Configuration Register (CONFIG).)

**NOTE:** To minimize STOP  $I_{DD}$ , disable the LVI in stop mode.

171

# Low-Voltage Inhibit (LVI)

# Section 13. Input/Output (I/O) Ports

### 13.1 Contents

| 13.2   | Introduction                 |
|--------|------------------------------|
| 13.3   | Port A                       |
| 13.3.1 | Port A Data Register175      |
| 13.3.2 | Data Direction Register A176 |
| 13.4   | Port B                       |
| 13.4.1 | Port B Data Register178      |
| 13.4.2 | Data Direction Register B179 |

### 13.2 Introduction

Fourteen bidirectional input/output (I/O) pins form two parallel ports in the 20-pin SSOP/SOIC package. All I/O pins are programmable as inputs or outputs. Port A bits PTA6–PTA1 have keyboard wakeup interrupts and internal pullup resistors.

### **NOTE:**

Connect any unused I/O pins to an appropriate logic level, either  $V_{DD}$  or  $V_{SS}$ . Although the I/O ports do not require termination for proper operation, termination reduces excess current consumption and the possibility of electrostatic damage.

MC68HC908RK2 — Rev. 3.0



Figure 13-1. I/O Port Register Summary

### 13.3 Port A

Port A is an 8-bit special function port that shares six of its pins with the keyboard interrupt module (KBD). PTA6—PTA1 contain pullup resistors enabled when the port pin is enabled as a keyboard interrupt. Port A pins are also high-current port pins with 3-mA sink capabilities.

### 13.3.1 Port A Data Register

The port A data register (PTA) contains a data latch for each of the eight port A pins.



Figure 13-2. Port A Data Register (PTA)

### PTA[7:0] — Port A Data Bits

These read/write bits are software programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data.

### KBD[6:1] — Keyboard Wakeup Pins

The keyboard interrupt enable bits, KBIE[6:1], in the keyboard interrupt control register enable the port A pin as external interrupt pins and related internal pullup resistor. See **Section 14. Keyboard/External Interrupt Module (KBI)**.

### NOTE:

The enabling of a keyboard interrupt pin will overide the corresponding definition of the pin in the data direction register. However, the data direction register bit must be a logic 0 for software to read the pin.

### 13.3.2 Data Direction Register A

Data direction register A (DDRA) determines whether each port A pin is an input or an output. Writing a logic 1 to a DDRA bit enables the output buffer for the corresponding port A pin; a logic 0 disables the output buffer.



Figure 13-3. Data Direction Register A (DDRA)

DDRA[7:0] — Data Direction Register A Bits

These read/write bits control port A data direction. Reset clears DDRA[7:0], configuring all port A pins as inputs.

- 1 = Corresponding port A pin configured as output
- 0 = Corresponding port A pin configured as input

**NOTE:** Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1.

Figure 13-4 shows the port A I/O logic.

When bit DDRAx is a logic 1, reading address \$0000 reads the PTAx data latch. When bit DDRAx is a logic 0, reading address \$0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 13-1** summarizes the operation of the port A pins.



Figure 13-4. Port A I/O Circuit

**Accesses Accesses to PTA KBIE**(2) to DDRA **DDRA Bit PTA Bit** I/O Pin Mode Bit Read/Write Read Write Input, V<sub>DD</sub><sup>(4)</sup>  $X^{(1)}$ PTA[7:0]<sup>(3)</sup> 1 Χ DDRA[7:0] Pin PTA[7:0]<sup>(3)</sup> 0 0 Χ Input, Hi-Z<sup>(5)</sup> DDRA[7:0] Pin Χ 0 1 Output DDRA[7:0] PTA[7:0] PTA[7:0]

**Table 13-1. Port A Pin Functions** 

### Notes:

- 1. X = Don't care
- 2. Keyboard interrupt enable bit (see 14.6.2 Keyboard Interrupt Enable Register)
- 3. Writing affects data register, but does not affect input.
- 4. I/O pin pulled up to V<sub>DD</sub> by internal pullup device
- 5. Hi-Z = High impedance

# **NOTE:** Setting a keyboard interrupt enable bit (KBIEx) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a logic 0 for software to read the pin.

**MOTOROLA** 

### 13.4 Port B

Port B is a 6-bit special function port that shares three of its pins with the timer (TIM) module and one with the buffered internal bus clock MCLK.

### 13.4.1 Port B Data Register

The port B data register (PTB) contains a data latch for each of the six port B pins.



Figure 13-5. Port B Data Register (PTB)

### PTB[5:0] — Port B Data Bits

These read/write bits are software-programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data.

### TCH1 — Timer Channel I/O Bit

The PTB4/TCH1 pin is the TIM channel 1input capture/output compare pin. The edge/level select bits, ELS1B:ELS1A, determine whether the PTB4/TCH1 pin is a timer channel I/O or a general-purpose I/O pin. See **Section 15. Timer Interface Module (TIM)**.

### TCH0 — Timer Channel I/O Bit

The PTB2/TCH0 pin is the TIM channel 0 input capture/output compare pin. The edge/level select bits, ELS0B:ELS0A, determine whether the PTB2/TCH0 pin is a timer channel I/O or a general-purpose I/O pin. See Section 15. Timer Interface Module (TIM).

Advance Information MC68HC908RK2 — Rev. 3.0

### TCLK — Timer Clock

The PTB3/TCLK pin is the external clock input for TIM. The prescaler select bits, PS[2:0], select PTB3/TCLK as the TIM clock input. (See **15.9.1 TIM Status and Control Register**.) When not selected as the TIM clock, PTB3/TCLK is available for general-purpose I/O.

### MCLK — Bus Clock

The bus clock (MCLK) is driven out of pin PTB0/MCLK when enabled by the MCLKEN bit in port B data direction register bit 7.

### 13.4.2 Data Direction Register B

Data direction register B (DDRB) determines whether each port B pin is an input or an output. Writing a logic 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a logic 0 disables the output buffer.



Figure 13-6. Data Direction Register B (DDRB)

### MCLKEN — MCLK Enable Bit

This read/write bit enables MCLK to be an output signal on PTB0. If MCLK is enabled, PTB0 is under the control of MCLKEN. Reset clears this bit.

- 1 = MCLK output enabled
- 0 = MCLK output disabled

### DDRB[5:0] — Data Direction Register B Bits

These read/write bits control port B data direction. Reset clears DDRB[5:0], configuring all port B pins as inputs.

- 1 = Corresponding port B pin configured as output
- 0 = Corresponding port B pin configured as input

**NOTE:** Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1.

Figure 13-7 shows the port B I/O logic.



Figure 13-7. Port B I/O Circuit

When bit DDRBx is a logic 1, reading address \$0001 reads the PTBx data latch. When bit DDRBx is a logic 0, reading address \$0001 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 13-2** summarizes the operation of the port B pins.

Table 13-2. Port B Pin Functions

| DDRB<br>Bit | PTB<br>Bit | I/O Pin<br>Mode | Accesses<br>to DDRB  | Accesses to PTB |                         |  |
|-------------|------------|-----------------|----------------------|-----------------|-------------------------|--|
| Біі         |            |                 | Read/Write           | Read            | Write                   |  |
| 0           | Х          | Input, Hi-Z     | DDRB[7]<br>DDRB[5:0] | Pin             | PTB[5:0] <sup>(1)</sup> |  |
| 1           | Х          | Output          | DDRB[7]<br>DDRB[5:0] | PTB[5:0]        | PTB[5:0]                |  |

X = Don't care

Hi-Z = High impedance

<sup>1.</sup> Writing affects data register, but does not affect input.

# Section 14. Keyboard/External Interrupt Module (KBI)

#### 14.1 Contents

| 14.2   | Introduction                                    |
|--------|-------------------------------------------------|
| 14.3   | Features                                        |
| 14.4   | Functional Description                          |
| 14.4.1 | External Interrupt                              |
| 14.4.2 | IRQ1 Pin186                                     |
| 14.4.3 | KBI Module During Break Interrupts              |
| 14.4.4 | Keyboard Interrupt Pins                         |
| 14.4.5 | Keyboard Initialization                         |
| 14.5   | Low-Power Modes                                 |
| 14.5.1 | Wait Mode                                       |
| 14.5.2 | Stop Mode                                       |
| 14.6   | I/O Registers191                                |
| 14.6.1 | IRQ and Keyboard Status and Control Register191 |
| 14.6.2 | Keyboard Interrupt Enable Register193           |

# 14.2 Introduction

This section describes the maskable external interrupt (IRQ1) input and six independently maskable keyboard wakeup interrupt pins.

# **Keyboard/External Interrupt Module (KBI)**

#### 14.3 Features

Features of the KBI include:

- Dedicated external interrupt pin (IRQ1)
- Six keyboard interrupt pins with separate keyboard interrupt enable bits and one keyboard interrupt mask
- Internal pullup resistor
- Hysteresis buffer
- Programmable edge-only or edge- and level-interrupt sensitivity
- Automatic interrupt acknowledge

# 14.4 Functional Description

This section provides a functional description of the keyboard/external interrupt module (KBI).

# 14.4.1 External Interrupt

A logic 0 applied to the external interrupt pin ( $\overline{IRQ1}$ ) can latch a CPU interrupt request. Figure 14-1 shows the structure of the external ( $\overline{IRQ1}$ ) interrupt of the KBI module.

A logic 0 applied to one or more of the keyboard interrupt pins can latch a CPU interrupt request. **Figure 14-4** shows the structure of the keyboard interrupts of the KBI module

See **Figure 14-2** for a summary of the interrupt and keyboard input/output (I/O) registers.



Figure 14-1. IRQ Block Diagram



Figure 14-2. IRQ and Keyboard I/O Register Summary

# **Keyboard/External Interrupt Module (KBI)**

Interrupt signals on the IRQ1 pin are latched into the IRQ1 latch. Keyboard interrupts are latched in the keyboard interrupt latch. An interrupt latch remains set until one of these actions occurs:

- Vector fetch A vector fetch automatically generates an interrupt acknowledge signal that clears IRQ1 latch and keyboard interrupt latch.
- Software clear Software can clear an interrupt latch by writing
  to the appropriate acknowledge bit in the interrupt status and
  control register (INTKBSCR). Writing a logic 1 to the ACKI bit
  clears the IRQ1 latch. Writing a logic 1 to the ACKK bit clears the
  keyboard interrupt latch.
- Reset A reset automatically clears both interrupt latches.

The IRQ1 pin and keyboard interrupt pins are falling-edge triggered and are software-configurable to be both falling-edge and low-level triggered. The MODEI and MODEK bits in the INTKBSCR controls the triggering sensitivity of the IRQ1 pin and keyboard interrupt pins.

When an interrupt pin is edge-triggered only, the interrupt latch remains set until a vector fetch, software clear, or reset occurs.

When an interrupt pin is both falling-edge and low-level-triggered, the interrupt latch remains set until both of these occur:

- Vector fetch or software clear
- Return of the interrupt pin to logic 1

The vector fetch or software clear may occur before or after the interrupt pin returns to logic 1. As long as the pin is low, the interrupt request remains pending. A reset will clear the latch, the MODEI and MODEK control bits, thereby clearing the interrupt even if the pin stays low.

When set, the IMASKI and IMASKK bits in the INTKBSCR masks all external interrupt requests. A latched interrupt request is not presented to the interrupt priority logic unless the corresponding IMASK<x> bit is clear.

**NOTE:** The interrupt mask (I) in the condition code register (CCR) masks all interrupt requests, including external interrupt requests. (See **Figure 14-3**.)



Figure 14-3. IRQ Interrupt Flowchart

# **Keyboard/External Interrupt Module (KBI)**

## 14.4.2 IRQ1 Pin

A logic 0 on the IRQ1 pin can latch an interrupt request into the IRQ1 latch. A vector fetch, software clear, or reset clears the IRQ1 latch. If the MODEI bit is set, the IRQ1 pin is both falling-edge sensitive and low-level sensitive. With MODEI set, both of these actions must occur to clear the IRQ1 latch:

- Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the latch. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACKI bit in the IRQ and keyboard status and control register (INTKBSCR). The ACKI bit is useful in applications that poll the IRQ1 pin and require software to clear the IRQ1 latch. Writing to the ACKI bit can also prevent spurious interrupts due to noise. Setting ACKI does not affect subsequent transitions on the IRQ1 pin. A falling edge on IRQ1 that occurs after writing to the ACKI bit latches another interrupt request. If the IRQ1 mask bit, IMASKI, is clear, the CPU loads the program counter with the vector address at locations \$FFFA and \$FFFB.
- Return of the IRQ1 pin to logic 1 As long as the IRQ1 pin is at logic 0, the IRQ1 latch remains set.

The vector fetch or software clear and the return of the IRQ1 pin to logic 1 can occur in any order. The interrupt request remains pending as long as the IRQ1 pin is at logic 0. A reset will clear the latch and the MODEI control bit, thereby clearing the interrupt even if the pin stays low.

If the MODEI bit is clear, the IRQ1 pin is falling-edge sensitive only. With MODEI clear, a vector fetch or software clear immediately clears the IRQ1 latch. The IRQ1F bit in the INTKBSCR register can be used to check for pending interrupts. The IRQ1F bit is not affected by the IMASKI bit, which makes it useful in applications where polling is preferred.

Use the BIH or BIL instruction to read the logic level on the IRQ1 pin.

**NOTE:** 

When using the level-sensitive interrupt trigger, avoid false interrupts by masking interrupt requests in the interrupt routine.

Advance Information

MC68HC908RK2 — Rev. 3.0

# 14.4.3 KBI Module During Break Interrupts

The system integration module (SIM) controls whether the IRQ1 or keyboard interrupt latchs can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear the latches during the break state. (See **6.8.3 SIM Break Flag Control Register**.)

To allow software to clear the IRQ1 or keyboard latchs during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect the latch during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the ACKI or ACKK bits in the IRQ and keyboard status and control register during the break state has no effect on the IRQ1 or keyboard latchs.

#### 14.4.4 Keyboard Interrupt Pins

Writing to the KBIE6–KBIE1 bits in the keyboard interrupt enable register independently enables or disables each port A pin as a keyboard interrupt pin. Enabling a keyboard interrupt pin also enables its internal pullup device. A logic 0 applied to an enabled keyboard interrupt pin latches an IRQ1/keyboard interrupt request.

An IRQ1/keyboard interrupt is latched when one or more keyboard pins goes low after all were high. The MODEK bit in the keyboard status and control register controls the triggering mode of the keyboard interrupt.

- If the keyboard interrupt is edge-sensitive only, a falling edge on a keyboard pin does not latch an interrupt request if another keyboard pin is already low. To prevent losing an interrupt request on one pin because another pin is still low, software can disable the latter pin while it is low.
- If the keyboard interrupt is falling edge- and low level-sensitive, an interrupt request is present as long as any keyboard pin is low.

# Keyboard/External Interrupt Module (KBI)



Figure 14-4. Keyboard Interrupt Block Diagram

If the MODEK bit is set, the keyboard interrupt pins are both falling edgeand low level-sensitive, and both of these actions must occur to clear a keyboard interrupt request:

- Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the interrupt request. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACKK bit in the keyboard status and control register (INTKBSCR). The ACKK bit is useful in applications that poll the keyboard interrupt pins and require software to clear the keyboard interrupt request. Writing to the ACKK bit prior to leaving an interrupt service routine also can prevent spurious interrupts due to noise. Setting ACKK does not affect subsequent transitions on the keyboard interrupt pins. A falling edge that occurs after writing to the ACKK bit latches another interrupt request. If the keyboard interrupt mask bit, IMASKK, is clear, the CPU loads the program counter with the vector address at locations \$FFFA and \$FFFB.
- Return of all enabled keyboard interrupt pins to logic 1. As long as any enabled keyboard interrupt pin is at logic 0, the keyboard interrupt remains set.

The vector fetch or software clear and the return of all enabled keyboard interrupt pins to logic 1 may occur in any order.

If the MODEK bit is clear, the keyboard interrupt pin is falling edgesensitive only. With MODEK clear, a vector fetch or software clear immediately clears the keyboard interrupt request.

Reset clears the keyboard interrupt request and the MODEK bit, clearing the interrupt request even if a keyboard interrupt pin stays at logic 0.

The keyboard flag bit (KEYF) in the IRQ and keyboard status and control register can be used to see if a pending interrupt exists. The KEYF bit is not affected by the keyboard interrupt mask bit (IMASKK) which makes it useful in applications where polling is preferred.

To determine the logic level on a keyboard interrupt pin, use the data direction register to configure the pin as an input and read the data register.

**NOTE:** 

Setting a keyboard interrupt enable bit (KBIE<x>) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a logic 0 for software to read the pin.

## 14.4.5 Keyboard Initialization

When a keyboard interrupt pin is enabled, it takes time for the internal pullup to reach a logic 1. Therefore, a false interrupt can occur as soon as the pin is enabled.

To prevent a false interrupt on keyboard initialization:

- 1. Mask keyboard interrupts by setting the IMASKK bit in the keyboard status and control register.
- 2. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.
- 3. Write to the ACKK bit in the keyboard status and control register to clear any false interrupts.
- Clear the IMASKK bit.

MC68HC908RK2 — Rev. 3.0

# **Keyboard/External Interrupt Module (KBI)**

An interrupt signal on an edge-triggered pin can be acknowledged immediately after enabling the pin. An interrupt signal on an edge- and level-triggered interrupt pin must be acknowledged after a delay that depends on the external load.

Another way to avoid a false interrupt:

- 1. Configure the keyboard pins as outputs by setting the appropriate DDRA bits in data direction register A.
- 2. Write logic 1s to the appropriate port A data register bits.
- 3. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.

#### 14.5 Low-Power Modes

The WAIT and STOP instructions put the MCU in low powerconsumption standby modes.

#### 14.5.1 Wait Mode

The IRQ1/keyboard interrupts remain active in wait mode. Clearing the IMASKI or IMASKK bits in the IRQ and keyboard status and control register enables keyboard interrupt requests to bring the MCU out of wait mode.

# **14.5.2 Stop Mode**

The IRQ1/keyboard interrupt remains active in stop mode. Clearing the IMASKI or IMASKK bit in the IRQ and keyboard status and control register enables keyboard interrupt requests to bring the MCU out of stop mode.

# 14.6 I/O Registers

These registers control and monitor operation of the keyboard/external interrupt module:

- IRQ and keyboard status and control register (INTKBSCR)
- Keyboard interrupt enable register (KBIER)

# 14.6.1 IRQ and Keyboard Status and Control Register

The IRQ and keyboard status and control register (INTKBSCR) controls and monitors operation of the keyboard/external interrupt module. The INTKBSCR has these functions:

- Flags the keyboard interrupt requests
- Acknowledges the keyboard interrupt requests
- Masks the keyboard interrupt requests
- Shows the state of the IRQ1 interrupt flag
- Clears the IRQ1 interrupt latch
- Masks the IRQ1 interrupt request
- Controls the triggering sensitivity of the keyboard and IRQ1 interrupt pins



Figure 14-5. IRQ and Keyboard Status and Control Register (INTKBSCR)

IRQ1F — IRQ1 Flag Bit

This read-only status bit is high when the  $\overline{\mbox{IRQ1}}$  interrupt is pending.

1 = IRQ1 interrupt pending

 $0 = \overline{IRQ1}$  interrupt not pending

MC68HC908RK2 — Rev. 3.0

# **Keyboard/External Interrupt Module (KBI)**

# ACKI — IRQ1 Interrupt Request Acknowledge Bit

Writing a logic 1 to this write-only bit clears the IRQ1 latch. ACKI always reads as logic 0. Reset clears ACKI.

# IMASKI — IRQ1 Interrupt Mask Bit

Writing a logic 1 to this read/write bit disables  $\overline{IRQ1}$  interrupt requests. Reset clears IMASKI.

- 1 = IRQ1 interrupt requests disabled
- $0 = \overline{IRQ1}$  interrupt requests enabled

# MODEI — IRQ1 Triggering Sensitivity Bit

This read/write bit controls the triggering sensitivity of the IRQ1 pin. Reset clears MODEI.

- $1 = \overline{IRQ1}$  interrupt requests on falling edges and low levels
- 0 = interrupt requests on falling edges only

# KEYF — Keyboard Flag Bit

This read-only bit is set when a keyboard interrupt is pending. Reset clears the KEYF bit.

- 1 = Keyboard interrupt pending
- 0 = No keyboard interrupt pending

# ACKK — Keyboard Acknowledge Bit

Writing a logic 1 to this write-only bit clears the keyboard interrupt request. ACKK always reads as logic 0. Reset clears ACKK.

# IMASKK — Keyboard Interrupt Mask Bit

Writing a logic 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests. Reset clears the IMASKK bit.

- 1 = Keyboard interrupt requests masked
- 0 = Keyboard interrupt requests not masked

# MODEK — Keyboard Triggering Sensitivity Bit

This read/write bit controls the triggering sensitivity of the keyboard interrupt pins. Reset clears MODEK.

- 1 = Keyboard interrupt requests on falling edges and low levels
- 0 = Keyboard interrupt requests on falling edges only

# 14.6.2 Keyboard Interrupt Enable Register

The keyboard interrupt enable register (INTKBIER) enables or disables each port A pin to operate as a keyboard interrupt pin.



Figure 14-6. Keyboard Interrupt Enable Register (INTKBIER)

KBIE6–KBIE1 — Keyboard Interrupt Enable Bits

Each of these read/write bits enables the corresponding keyboard interrupt pin to latch interrupt requests. These bits also enable the corresponding internal pullup resistor which is enabled only when the bit is set. Reset clears the keyboard interrupt enable register.

- 1 = PAx pin enabled as keyboard interrupt pin and corresponding internal pullup resistor enabled
- 0 = PAx pin not enabled as keyboard interrupt pin and corresponding internal pullup resistor disabled

**NOTE:** Setting a keyboard interrupt enable bit (KBIEx) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a logic 0 for software to read the pin.



# **Section 15. Timer Interface Module (TIM)**

# 15.1 Contents

| 15.2   | Introduction                    |
|--------|---------------------------------|
| 15.3   | Features                        |
| 15.4   | Pin Name Conventions196         |
| 15.5   | Functional Description          |
| 15.5.1 | TIM Counter Prescaler           |
| 15.5.2 | Input Capture                   |
| 15.5.3 | Output Compare199               |
| 15.5.4 | Unbuffered Output Compare       |
| 15.5.5 | Buffered Output Compare         |
| 15.5.6 | Pulse-Width Modulation (PWM)    |
| 15.5.7 |                                 |
| 15.5.8 | Buffered PWM Signal Generation  |
| 15.5.9 | PWM Initialization204           |
| 15.6   | Interrupts                      |
| 15.6.1 | Low-Power Modes                 |
| 15.6.2 |                                 |
| 15.6.3 |                                 |
| 15.7   | TIM During Break Interrupts     |
| 15.8   | I/O Signals                     |
| 15.8.1 | TIM Clock Pin (TCLK)207         |
| 15.8.2 |                                 |
| 15.9   | I/O Registers                   |
| 15.9.1 | TIM Status and Control Register |
| 15.9.2 |                                 |
| 15.9.3 |                                 |
| 15.9.4 | _                               |
| 15.9.5 |                                 |
|        |                                 |

MC68HC908RK2 — Rev. 3.0

#### 15.2 Introduction

This section describes the timer interface module (TIM). The TIM is a 2-channel timer that provides a timing reference with input capture, output compare, and pulse-width-modulation (PWM) functions.

Figure 15-1 is a block diagram of the TIM.

#### 15.3 Features

#### Features of the TIM include:

- Two input capture/output compare channels:
  - Rising-edge, falling-edge, or any-edge input capture trigger
  - Set, clear, or toggle output compare action
- Buffered and unbuffered PWM signal generation
- Programmable TIM clock input:
  - 7-frequency internal bus clock prescaler selection
  - External TIM clock input (bus frequency ÷ 2 maximum)
- Free-running or modulo up-count operation
- Toggle any channel pin on overflow
- TIM counter stop and reset bits

#### 15.4 Pin Name Conventions

The TIM module shares pins with three port B input/output (I/O) port pins. The full names of the TIM I/O pins and generic pin names are listed in **Table 15-1**.

**Table 15-1. Pin Name Conventions** 

| TIM Generic<br>Pin Names: | ТСН0      | TCH1      | TCLK      |
|---------------------------|-----------|-----------|-----------|
| Full TIM<br>Pin Names:    | PTB2/TCH0 | PTB4/TCH1 | PTB3/TCLK |

# 15.5 Functional Description

Figure 15-1 shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH and TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence.

The two TIM channels are programmable independently as input capture or output compare channels.

Refer to Figure 15-2 for a summary of the TIM I/O registers.



Figure 15-1. TIM Block Diagram

| Addr.  | Register Name                                                             |        | Bit 7           | 6       | 5     | 4            | 3             | 2     | 1    | Bit 0  |
|--------|---------------------------------------------------------------------------|--------|-----------------|---------|-------|--------------|---------------|-------|------|--------|
| \$0020 | Timer Status and Control<br>Register (TSC)                                | Read:  | TOF             | TOIE    | TSTOP | 0            | 0             | PS2   | PS1  | PS0    |
|        |                                                                           | Write: | 0               |         |       | TRST         |               |       |      |        |
|        | See page 208.                                                             | Reset: | 0               | 0       | 1     | 0            | 0             | 0     | 0    | 0      |
|        | Timer Counter Register                                                    | Read:  | Bit 15          | 14      | 13    | 12           | 11            | 10    | 9    | Bit 8  |
| \$0021 | High (TCNTH)                                                              | Write: |                 |         |       |              |               |       |      |        |
|        | See page 210.                                                             | Reset: | 0               | 0       | 0     | 0            | 0             | 0     | 0    | 0      |
|        | Timer Counter Register                                                    | Read:  | Bit 7           | 6       | 5     | 4            | 3             | 2     | 1    | Bit 0  |
| \$0022 | Low (TCNTL)                                                               | Write: |                 |         |       |              |               |       |      |        |
|        | See page 210.                                                             | Reset: | 0               | 0       | 0     | 0            | 0             | 0     | 0    | 0      |
|        | Timer Counter Modulo                                                      | Read:  | D:: 4E          | 1.4     | 10    | 10           | 11            | 10    | 0    | D;+ 0  |
| \$0023 | Register High (TMODH) See page 211.                                       | Write: | Bit 15          | 14      | 13    | 12           | 11            | 10    | 9    | Bit 8  |
|        |                                                                           | Reset: | 1               | 1       | 1     | 1            | 1             | 1     | 1    | 1      |
|        | Timer Counter Modulo                                                      | Read:  | D:4 7           | ,       | г     | 4            | 2             | 2     | 1    | Dit 0  |
| \$0024 | Register Low (TMODL) See page 211.                                        | Write: | Bit 7           | 6       | 5     | 4            | 3             | 2     | 1    | Bit 0  |
|        |                                                                           | Reset: | 1               | 1       | 1     | 1            | 1             | 1     | 1    | 1      |
|        | Timer Channel 0 Status<br>and Control Register<br>(TSC0)<br>See page 212. | Read:  | CH0F            | CH0IE   | MS0B  | MS0A         | ELS0B         | ELS0A | TOV0 | CH0MAX |
| \$0025 |                                                                           | Write: | 0               |         |       |              |               |       |      |        |
|        |                                                                           | Reset: | 0               | 0       | 0     | 0            | 0             | 0     | 0    | 0      |
|        | Timer Channel 0 Register<br>High (TCH0H)<br>See page 216.                 | Read:  | Bit 15          | 14      | 13    | 12           | 11            | 10    | 9    | Bit 8  |
| \$0026 |                                                                           | Write: | DIL 13          | 14      | 13    | 12           | 11            | 10    | 7    | DIL 0  |
|        |                                                                           | Reset: |                 |         | 1     | Indeterminat | te after rese | t     |      |        |
|        | Timer Channel 0 Register<br>Low (TCH0L)<br>See page 216.                  | Read:  | Bit 7           | 6       | 5     | 4            | 3             | 2     | 1    | Bit 0  |
| \$0027 |                                                                           | Write: | DIL 1           | 0       | 5     | 4            | J             | 2     | '    | Dit 0  |
|        |                                                                           | Reset: |                 |         |       | Indeterminat | te after rese | Ì     |      |        |
| \$0028 | Timer Channel 1 Status<br>and Control Register<br>(TSC1)                  | Read:  | CH1F            | - CH1IE | 0     | MS1A         | ELS1B         | ELS1A | TOV1 | CH1MAX |
|        |                                                                           | Write: | 0               |         |       |              |               |       | 1011 |        |
|        | See page 212.                                                             | Reset: | 0               | 0       | 0     | 0            | 0             | 0     | 0    | 0      |
|        |                                                                           |        | = Unimplemented |         |       |              |               |       |      |        |

Figure 15-2. TIM I/O Register Summary

Advance Information MC68HC908RK2 — Rev. 3.0



Figure 15-2. TIM I/O Register Summary (Continued)

#### 15.5.1 TIM Counter Prescaler

The TIM clock source can be one of the seven prescaler outputs or the TIM clock pin, TCLK. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIM status and control register select the TIM clock source.

### 15.5.2 Input Capture

With the input capture function, the TIM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TIM latches the contents of the TIM counter into the TIM channel registers, TCHxH and TCHxL. The polarity of the active edge is programmable. Input captures can generate TIM CPU interrupt requests.

# 15.5.3 Output Compare

With the output compare function, the TIM can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIM can set, clear, or toggle the channel pin. Output compares can generate TIM CPU interrupt requests.

MC68HC908RK2 — Rev. 3.0

# 15.5.4 Unbuffered Output Compare

Any output compare channel can generate unbuffered output compare pulses as described in **15.5.3 Output Compare**. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIM channel registers.

An unsynchronized write to the TIM channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIM overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIM may pass the new value before it is written.

Use these methods to synchronize unbuffered changes in the output compare value on channel x:

- When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value.
- When changing to a larger output compare value, enable channel x TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current counter overflow period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same counter overflow period.

# 15.5.5 Buffered Output Compare

Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the PTB2/TCH0 pin. The TIM channel registers of the linked pair alternately control the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM channel 0 registers initially controls the output on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin.

NOTE:

In buffered output compare operation, do not write new output compare values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered output compares.

#### 15.5.6 Pulse-Width Modulation (PWM)

By using the toggle-on-overflow feature with an output compare channel, the TIM can generate a pulse-width modulation (PWM) signal. The value in the TIM counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIM counter modulo registers. The time between overflows is the period of the PWM signal.

As Figure 15-3 shows, the output compare value in the TIM channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIM to clear the channel pin on output compare if the state of the PWM pulse is logic 1. Program the TIM to set the pin if the state of the PWM pulse is logic 0.



Figure 15-3. PWM Period and Pulse Width

The value in the TIM counter modulo registers and the selected prescaler output determines the frequency of the PWM output. The frequency of an 8-bit PWM signal is variable in 256 increments. Writing \$00FF (255) to the TIM counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is \$000. See 15.9.1 TIM Status and Control Register.

The value in the TIM channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIM channel registers produces a duty cycle of 128/256 or 50 percent.

# 15.5.7 Unbuffered PWM Signal Generation

Any output compare channel can generate unbuffered PWM pulses as described in 15.5.6 Pulse-Width Modulation (PWM). The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIM channel registers.

An unsynchronized write to the TIM channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIM overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIM may pass the new value before it is written.

Advance Information MC68HC908RK2 — Rev. 3.0

Use these methods to synchronize unbuffered changes in the PWM pulse width on channel x:

- When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value.
- When changing to a longer pulse width, enable channel x TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period.

NOTE:

In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0 percent duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.

# 15.5.8 Buffered PWM Signal Generation

Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the pulse width of the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The TIM channel 0 registers initially control the pulse width on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM channel registers (0 or 1) that control the pulse width are the ones written to last. TSC0 controls and monitors the buffered PWM function, and TIM channel 1 status and control register (TSC1) is unused.

MC68HC908RK2 — Rev. 3.0

**NOTE:** 

In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered PWM signals.

#### 15.5.9 PWM Initialization

To ensure correct operation when generating unbuffered or buffered PWM signals, use this initialization procedure:

- 1. In the TIM status and control register (TSC):
  - a. Stop the TIM counter by setting the TIM stop bit, TSTOP.
  - Reset the TIM counter by setting the TIM reset bit, TRST.
- 2. In the TIM counter modulo registers (TMODH and TMODL), write the value for the required PWM period.
- 3. In the TIM channel x registers (TCHxH and TCHxL), write the value for the required pulse width.
- In TIM channel x status and control register (TSCx):
  - a. Write 0:1 (for unbuffered output compare or PWM signals) or
     1:0 (for buffered output compare or PWM signals) to the
     mode select bits, MSxB and MSxA. See Table 15-3.
  - b. Write 1 to the toggle-on-overflow bit, TOVx.
  - Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB and ELSxA.
     The output action on compare must force the output to the complement of the pulse width level. (See Table 15-3.)

**NOTE:** 

In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0 percent duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.

5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP.

Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H and TCH0L) initially control the buffered PWM output. TIM status control register 0 (TSCR0) controls and monitors the PWM signal from the linked channels.

Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0 percent duty cycle output.

Setting the channel x maximum duty cycle bit (CHxMAX) and clearing the TOVx bit generates a 100 percent duty cycle output. (See **15.9.4 TIM Channel Status and Control Registers**.)

# 15.6 Interrupts

These TIM sources can generate interrupt requests:

- TIM overflow flag (TOF) The timer counter value changes on the falling edge of the internal bus clock. The timer overflow flag (TOF) bit is set on the falling edge of the internal bus clock following the timer rollover to \$0000. The TIM overflow interrupt enable bit, TOIE, enables TIM overflow interrupt requests. TOF and TOIE are in the TIM status and control registers.
- TIM channel flag (CH0F) The CH0F bit is set when an input capture or output compare occurs on channel. Channel TIM CPU interrupt requests are controlled by the channel interrupt enable bit, CH1IE.

#### 15.6.1 Low-Power Modes

The WAIT and STOP instructions put the MCU in low powerconsumption standby modes.

#### 15.6.2 Wait Mode

The TIM remains active after the execution of a WAIT instruction. In wait mode, the TIM registers are not accessible by the CPU. Any enabled CPU interrupt request from the TIM can bring the MCU out of wait mode.

If TIM functions are not required during wait mode, reduce power consumption by stopping the TIM before executing the WAIT instruction.

# 15.6.3 Stop Mode

The TIM is inactive after the execution of a STOP instruction. The STOP instruction does not affect register conditions or the state of the TIM counter. TIM operation resumes when the MCU exits stop mode after an external interrupt.

# 15.7 TIM During Break Interrupts

A break interrupt stops the TIM counter.

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. See **6.8.3 SIM Break Flag Control Register**.

To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit.

# 15.8 I/O Signals

Port B shares three of its pins with the TIM. TCLK can be used as an external clock input to the TIM prescaler and the TIM channel 0 I/O pin PTB2/TCH0 and TIM channel 1 I/O pin PTB4/TCH1.

# 15.8.1 TIM Clock Pin (TCLK)

TCLK is an external clock input that can be the clock source for the TIM counter instead of the prescaled internal bus clock. Select the TCLK input by writing logic 1s to the three prescaler select bits, PS2–PS0. See 15.9.1 TIM Status and Control Register. The minimum TCLK pulse width, TCLK<sub>LMIN</sub> or TCLK<sub>HMIN</sub>, is:

$$\frac{1}{\text{bus frequency}} + t_{\text{su}}$$

The maximum TCLK frequency is:

bus frequency ÷ 2

Refer to 16.9 Control Timing.

TCLK is available as a general-purpose I/O pin when not used as the TIM clock input. When the TCLK pin is the TIM clock input, it is an input regardless of the state of the DDRB3 bit in data direction register B.

# 15.8.2 TIM Channel I/O Pins (TCH0 and TCH1)

The channel I/O pins are programmable independently as an input capture pin or an output compare pin. TCH0 and TCH1 can be configured as buffered output compare or buffered PWM pins.

# 15.9 I/O Registers

These I/O registers control and monitor operation of the TIM:

- TIM status and control register, TSC
- TIM control registers, TCNTH and TCNTL
- TIM counter modulo registers, TMODH and TMODL
- TIM channel status and control registers, TSC0 and TSC1
- TIM channel registers, TCH0H, TCH0L, TCH1H, and TCH1L

#### 15.9.1 TIM Status and Control Register

The TIM status and control register (TSC):

- Enables TIM overflow interrupts
- Flags TIM overflows
- Stops the TIM counter
- Resets the TIM counter
- Prescales the TIM counter clock



Figure 15-4. TIM Status and Control Register (TSC)

#### TOF — TIM Overflow Flag Bit

This read/write flag is set when the TIM counter resets to \$0000 after reaching the modulo value programmed in the TIM counter modulo registers. Clear TOF by reading the TIM status and control register when TOF is set and then writing a logic 0 to TOF. If another TIM

Advance Information MC68HC908RK2 — Rev. 3.0

overflow occurs before the clearing sequence is complete, then writing logic 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a logic 1 to TOF has no effect.

- 1 = TIM counter has reached modulo value.
- 0 = TIM counter has not reached modulo value.

#### TOIE — TIM Overflow Interrupt Enable Bit

This read/write bit enables TIM overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit.

- 1 = TIM overflow interrupts enabled
- 0 = TIM overflow interrupts disabled

#### TSTOP — TIM Stop Bit

This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit.

- 1 = TIM counter stopped
- 0 = TIM counter active

# **NOTE:** Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode.

#### TRST — TIM Reset Bit

Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM counter is reset and always reads as logic 0. Reset clears the TRST bit.

- 1 = Prescaler and TIM counter cleared
- 0 = No effect

# **NOTE:** Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of \$0000.

#### PS2-PS0 — Prescaler Select Bits

These read/write bits select either the TCLK pin or one of the seven prescaler outputs as the input to the TIM counter as **Table 15-2** shows. Reset clears the PS2–PS0 bits.

| PS2-PS0 | TIM Clock Source        |  |  |  |
|---------|-------------------------|--|--|--|
| 000     | Internal bus clock ÷1   |  |  |  |
| 001     | Internal bus clock ÷ 2  |  |  |  |
| 010     | Internal bus clock ÷ 4  |  |  |  |
| 011     | Internal bus clock ÷ 8  |  |  |  |
| 100     | Internal bus clock ÷ 16 |  |  |  |
| 101     | Internal bus clock ÷ 32 |  |  |  |

Internal bus clock ÷ 64

TCLK

110

111

Table 15-2. Prescaler Selection

# 15.9.2 TIM Counter Registers

The two read-only TIM counter registers contain the high and low bytes of the value in the TIM counter. Reading the high byte (TCNTH) latches the contents of the low byte (TCNTL) into a buffer. Subsequent reads of TCNTH do not affect the latched TCNTL value until TCNTL is read. Reset clears the TIM counter registers. Setting the TIM reset bit (TRST) also clears the TIM counter registers

#### **NOTE:**

If you read TCNTH during a break interrupt, be sure to unlatch TCNTL by reading TCNTL before exiting the break interrupt. Otherwise, TCNTL retains the value latched during the break.



Figure 15-5. TIM Counter Registers (TCNTH and TCNTL)

Advance Information MC68HC908RK2 — Rev. 3.0

# 15.9.3 TIM Counter Modulo Registers

The read/write TIM modulo registers contain the modulo value for the TIM counter. When the TIM counter reaches the modulo value, the overflow flag (TOF) becomes set, and the TIM counter resumes counting from \$0000 at the next clock. Writing to the high byte (TMODH) inhibits the TOF bit and overflow interrupts until the low byte (TMODL) is written. Reset sets the TIM counter modulo registers.



Figure 15-6. TIM Counter Modulo Registers (TMODH and TMODL)

**NOTE:** Reset the TIM counter before writing to the TIM counter modulo registers.

## 15.9.4 TIM Channel Status and Control Registers

Each of the TIM channel status and control registers (TSC0 and TSC1):

- Flags input captures and output compares
- Enables input capture and output compare interrupts
- Selects input capture, output compare, or PWM operation
- Selects high, low, or toggling output on output compare
- Selects rising edge, falling edge, or any edge as the active input capture trigger
- Selects output toggling on TIM overflow
- Selects 100 percent PWM duty cycle
- Selects buffered or unbuffered output compare/PWM operation

MC68HC908RK2 — Rev. 3.0



Figure 15-7. TIM Channel Status and Control Registers (TSC0 and TSC1)

#### CHxF — Channel x Flag Bit

When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIM counter registers matches the value in the TIM channel x registers.

When TIM CPU interrupt requests are enabled (CHxIE = 1), clear CHxF by reading TIM channel x status and control register with CHxF set and then writing a logic 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing logic 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF.

Reset clears the CHxF bit. Writing a logic 1 to CHxF has no effect.

- 1 = Input capture or output compare on channel x
- 0 = No input capture or output compare on channel x

#### CHxIE — Channel x Interrupt Enable Bit

This read/write bit enables TIM CPU interrupts on channel x.

Reset clears the CHxIE bit.

- 1 = Channel x CPU interrupt requests enabled
- 0 = Channel x CPU interrupt requests disabled

#### MSxB — Mode Select Bit B

This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIM channel 0 and TIM channel 1 status and control registers.

Setting MS0B disables the TIM channel 1 status and control register and reverts TCH1 to general-purpose I/O.

Reset clears the MSxB bit.

- 1 = Buffered output compare/PWM operation enabled
- 0 = Buffered output compare/PWM operation disabled

#### MSxA — Mode Select Bit A

See **Table 15-3**.

When ELSxB:A  $\neq$  00, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation.

- 1 = Unbuffered output compare/PWM operation
- 0 = Input capture operation

When ELSxB:A = 00, this read/write bit selects the initial output level of the TCHx pin. See **Table 15-3**. Reset clears the MSxA bit.

- 1 = Initial output level low
- 0 = Initial output level high

# **NOTE:** Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIM status and control register (TSC).

#### ELSxB and ELSxA — Edge/Level Select Bits

When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x.

When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs.

When ELSxB and ELSxA are both clear, channel x is not connected to port B, and pin PTBx/TCHx is available as a general-purpose I/O pin. **Table 15-3** shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits.

Table 15-3. Mode, Edge, and Level Selection

| MSxB:MSxA | ELSxB:ELSxA | Mode            | Configuration                                       |
|-----------|-------------|-----------------|-----------------------------------------------------|
| X0        | 00          | Output preset   | Pin under port control; initial output level high   |
| X1        | 00          | Output preset   | Pin under port control;<br>initial output level low |
| 00        | 01          |                 | Capture on rising edge only                         |
| 00        | 10          | Input capture   | Capture on falling edge only                        |
| 00        | 11          | 1 2 2 2 4 2 2   | Capture on rising or falling edge                   |
| 01        | 01          | Output          | Toggle output on compare                            |
| 01        | 10          | compare or      | Clear output on compare                             |
| 01        | 11          | PWM             | Set output on compare                               |
| 1X        | 01          | Buffered output | Toggle output on compare                            |
| 1X        | 10          | compare or      | Clear output on compare                             |
| 1X        | 11          | buffered PWM    | Set output on compare                               |

**NOTE:** Before enabling a TIM channel register for input capture operation, make sure that the PTB/TCHx pin is stable for at least two bus clocks.

## TOVx — Toggle On Overflow Bit

When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect. Reset clears the TOVx bit.

- 1 = Channel x pin toggles on TIM counter overflow.
- 0 = Channel x pin does not toggle on TIM counter overflow.

#### CHxMAX — Channel x Maximum Duty Cycle Bit

When the TOVx bit is at logic 1 and clear output on compare is selected, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100 percent. As **Figure 15-8** shows, the

CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at 100 percent duty cycle level until the cycle after CHxMAX is cleared.

**NOTE:** 

The PWM 0 percent duty cycle is defined as output low all of the time. To generate the 0 percent duty cycle, select clear output on compare and then clear the TOVx bit (CHxMAX = 0). The PWM 100 percent duty cycle is defined as output high all of the time. To generate the 100 percent duty cycle, use the CHxMAX bit in the TSCx register.



Figure 15-8. CHxMAX Latency

# 15.9.5 TIM Channel Registers

These read/write registers contain the captured TIM counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown.

In input capture mode (MSxB:MSxA = 0:0), reading the high byte of the TIM channel x registers (TCHxH) inhibits input captures until the low byte (TCHxL) is read.

In output compare mode (MSxB:MSxA  $\neq$  0:0), writing to the high byte of the TIM channel x registers (TCHxH) inhibits output compares until the low byte (TCHxL) is written.





Figure 15-10. TIM Channel 1 Registers (TCH1H and TCH1L)

# **Section 16. Preliminary Electrical Specifications**

### 16.1 Contents

| 16.2  | Introduction                                       |
|-------|----------------------------------------------------|
| 16.3  | Absolute Maximum Ratings                           |
| 16.4  | Functional Operating Range219                      |
| 16.5  | Thermal Characteristics                            |
| 16.6  | 1.8-Volt to 3.3-Volt DC Electrical Characteristics |
| 16.7  | 3.0-Volt DC Electrical Characteristics221          |
| 16.8  | 2.0-Volt DC Electrical Characteristics222          |
| 16.9  | Control Timing                                     |
| 16.10 | Internal Oscillator Characteristics223             |
| 16.11 | LVI Characteristics                                |
| 16.12 | Memory Characteristics                             |

## 16.2 Introduction

This section contains preliminary electrical and timing specifications.

### **NOTE:**

The timing specifications, electrical, and thermal characteristic values outlined in this section are design targets and have not yet been fully tested.

# **16.3 Absolute Maximum Ratings**

Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it.

NOTE:

This device is not guaranteed to operate properly at the maximum ratings. Refer to **16.7 3.0-Volt DC Electrical Characteristics** for guaranteed operating conditions.

| Characteristic <sup>(1)</sup>                                                       | Symbol                               | Value                          | Unit |
|-------------------------------------------------------------------------------------|--------------------------------------|--------------------------------|------|
| Supply voltage                                                                      | V <sub>DD</sub>                      | -0.3 to +3.6                   | V    |
| Input voltage                                                                       | V <sub>In</sub>                      | $V_{SS}$ –0.3 to $V_{DD}$ +0.3 | V    |
| Maximum current per pin Excluding V <sub>DD</sub> , V <sub>SS</sub> , and PTA7–PTA0 | I                                    | ± 15                           | mA   |
| Maximum current for pins PTA7–PTA0                                                  | I <sub>PTA7</sub> -I <sub>PTA0</sub> | ± 25                           | mA   |
| Maximum current out of V <sub>SS</sub>                                              | I <sub>MVSS</sub>                    | 100                            | mA   |
| Maximum current into V <sub>DD</sub>                                                | I <sub>MVDD</sub>                    | 100                            | mA   |
| Storage temperature                                                                 | T <sub>STG</sub>                     | -55 to +150                    | °C   |

<sup>1.</sup> Voltages referenced to  $V_{SS}$ .

### **NOTE:**

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. For proper operation, it is recommended that  $V_{ln}$  and  $V_{Out}$  be constrained to the range  $V_{SS} \leq (V_{ln} \text{ or } V_{Out}) \leq V_{DD}$ . Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either  $V_{SS}$  or  $V_{DD}$ .)

# 16.4 Functional Operating Range

| Characteristic                             | Symbol          | Min | Max | Unit |
|--------------------------------------------|-----------------|-----|-----|------|
| Operating temperature range <sup>(1)</sup> | T <sub>A</sub>  | -40 | 85  | °C   |
| Operating voltage range                    | V <sub>DD</sub> | 1.8 | 3.6 | V    |

<sup>1.</sup> Extended temperature range to be determined

## 16.5 Thermal Characteristics

| Characteristic                                       | Symbol           | Value                                                                  | Unit |
|------------------------------------------------------|------------------|------------------------------------------------------------------------|------|
| Thermal resistance<br>SSOP (20 pin)<br>SOIC (20 pin) | $\theta_{JA}$    | 177<br>88                                                              | °C/W |
| I/O pin power dissipation                            | P <sub>I/O</sub> | User determined                                                        | W    |
| Power dissipation <sup>(1)</sup>                     | P <sub>D</sub>   | $P_D = (I_{DD} \times V_{DD}) + P_{I/O} = K/(T_J + 273^{\circ}C)$      | W    |
| Constant <sup>(2)</sup>                              | К                | $P_{D} \times (T_{A} + 273^{\circ}C)$ $+ P_{D}^{2} \times \theta_{JA}$ | W/°C |
| Average junction temperature                         | TJ               | $T_A + (P_D \times \theta_{JA})$                                       | °C   |
| Maximum junction temperature                         | T <sub>JM</sub>  | 100                                                                    | °C   |

<sup>1.</sup> Power dissipation is a function of temperature.

<sup>2.</sup> K is a constant unique to the device. K can be determined for a known  $T_A$  and measured  $P_D$ . With this value of K,  $P_D$  and  $T_J$  can be determined for any value of  $T_A$ .

### 16.6 1.8-Volt to 3.3-Volt DC Electrical Characteristics

| Characteristic <sup>(1)</sup>                                                                                               | Symbol                              | Min                                          | Typ <sup>(2)</sup> | Max                   | Unit                 |
|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------|--------------------|-----------------------|----------------------|
| Output high voltage (I <sub>Load</sub> = -1.2 mA) (I <sub>Load</sub> = -2.0 mA)                                             | V <sub>OH</sub>                     | V <sub>DD</sub> -0.3<br>V <sub>DD</sub> -1.0 | _                  |                       | V                    |
| Output low voltage $(I_{Load} = 1.2 \text{ mA})$ $(I_{Load} = 3.0 \text{ mA})$ $(I_{Load} = 3.0 \text{ mA})$ PTA7-PTA0 only | V <sub>OL</sub>                     | _<br>_<br>_                                  |                    | 0.3<br>1.0<br>0.3     | V                    |
| Input high voltage, all ports, IRQ1, OSC1                                                                                   | V <sub>IH</sub>                     | 0.7 x V <sub>DD</sub>                        | _                  | V <sub>DD</sub> + 0.3 | V                    |
| Input low voltage, all ports, IRQ1, OSC1                                                                                    | V <sub>IL</sub>                     | V <sub>SS</sub>                              | _                  | 0.3 x V <sub>DD</sub> | V                    |
| $V_{DD}$ supply current $Run^{(3)} (f_{op}= 2.0 \text{ MHz})$ $Wait^{(4)} (f_{op}= 2.0 \text{ MHz})$                        |                                     | <u>-</u><br>-                                | _<br>_             | 4.3<br>1.2            | mA<br>mA             |
| Stop <sup>(5)</sup> 25 °C -40 °C to 85 °C 25 °C with LVI enabled -40 °C to 85 °C with LVI enabled                           | I <sub>DD</sub>                     | _<br>_<br>_                                  | 10<br>—<br>50<br>— | 100<br>—<br>350       | nA<br>nA<br>μA<br>μA |
| I/O ports high-impedance leakage current <sup>(6)</sup>                                                                     | I <sub>IL</sub>                     | _                                            | _                  | ± 1                   | μΑ                   |
| Input current                                                                                                               | I <sub>In</sub>                     | _                                            | _                  | ± 1                   | μΑ                   |
| Capacitance Ports (as input or output)                                                                                      | C <sub>Out</sub><br>C <sub>In</sub> | _                                            | _                  | 12<br>8               | pF                   |
| POR re-arm voltage <sup>(7)</sup>                                                                                           | V <sub>POR</sub>                    | 0                                            | _                  | 200                   | mV                   |
| POR reset voltage <sup>(8)</sup>                                                                                            | V <sub>POR</sub>                    | 0                                            | 700                | 800                   | mV                   |
| POR rise time ramp rate <sup>(9)</sup>                                                                                      | R <sub>POR</sub>                    | 0.02                                         | _                  | _                     | V/ms                 |
| Monitor mode entry voltage                                                                                                  | V <sub>HI</sub>                     | V <sub>DD</sub> + 2.5                        | _                  | 8                     | V                    |
| Pullup resistor, PTA6–PTA1, IRQ1                                                                                            | R <sub>PU</sub>                     | 50                                           | _                  | 120                   | kΩ                   |

- 1. Parameters are design targets at  $V_{DD}$  = 1.8 V to 3.3 V,  $V_{SS}$  = 0 Vdc,  $T_A$  = -40°C to +85°C, unless otherwise noted
- 2. Typical values reflect average measurements at midpoint of voltage range, 25°C only.
- 3. Run (operating)  $I_{DD}$  measured using internal clock generator module ( $f_{op}$ = 2.0 MHz).  $V_{DD}$  = 3.3 Vdc. All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. All ports configured as inputs.  $C_L$  = 20 pF. OSC2 capacitance linearly affects run  $I_{DD}$ . Measured with all modules enabled.
- 4. Wait I<sub>DD</sub> measured using internal clock generator module, f<sub>OP</sub> = 2.0 MHz. All inputs 0.2 V from rail; no dc loads; less than 100 pF on all outputs. C<sub>L</sub> = 20 pF. OSC2 capacitance linearly affects wait I<sub>DD</sub>. All ports configured as inputs.
- 5. Stop I<sub>DD</sub> measured with no port pins sourcing current, all modules disabled except as noted.
- 6. Pullups and pulldowns are disabled.
- 7. Maximum is highest voltage that POR is guaranteed.
- 8. Maximum is highest voltage that POR is possible.
- 9. If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, RST must be driven low externally until minimum V<sub>DD</sub> is reached.

Advance Information

MC68HC908RK2 — Rev. 3.0

### 16.7 3.0-Volt DC Electrical Characteristics

| Characteristic <sup>(1)</sup>                                                                                                                 | Symbol                              | Min                                          | Typ <sup>(2)</sup> | Max                    | Unit           |
|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------|--------------------|------------------------|----------------|
| Output high voltage (I <sub>Load</sub> = -2.0 mA) (I <sub>Load</sub> = -8.0 mA)                                                               | V <sub>OH</sub>                     | V <sub>DD</sub> -0.3<br>V <sub>DD</sub> -1.0 | _                  |                        | V              |
| Output low voltage $(I_{Load} = 2.0 \text{ mA})$ $(I_{Load} = 6.5 \text{ mA})$ $(I_{Load} = 5.0 \text{ mA}) \text{ PTA7-PTA0 only}$           | V <sub>OL</sub>                     | _<br>_<br>_                                  | _<br>_<br>_        | 0.3<br>1.0<br>0.3      | V              |
| Input high voltage, all ports, IRQ1, OSC1                                                                                                     | V <sub>IH</sub>                     | 0.7 x V <sub>DD</sub>                        | _                  | V <sub>DD</sub> + 0.3  | V              |
| Input low voltage, all ports, IRQ1, OSC1                                                                                                      | V <sub>IL</sub>                     | V <sub>SS</sub>                              | _                  | 0.3 x V <sub>DD</sub>  | V              |
| $V_{DD}$ supply current $Run^{(3)}$ (f <sub>op</sub> = 4.0 MHz) $Wait^{(4)}$ (f <sub>op</sub> = 4.0 MHz) $Stop^{(5)}$ 25 °C $-40$ °C to 85 °C | I <sub>DD</sub>                     |                                              | <br><br>10<br>     | 8.6<br>1.2<br>—<br>100 | mA<br>mA<br>nA |
| 25 °C with LVI enabled<br>-40 °C to 85 °C with LVI enabled                                                                                    |                                     |                                              | 50<br>—            | —<br>350               | μA<br>μA       |
| I/O ports high-impedance leakage current <sup>(6)</sup>                                                                                       | I <sub>IL</sub>                     | _                                            | _                  | ± 1                    | μΑ             |
| Input current                                                                                                                                 | I <sub>In</sub>                     | _                                            | _                  | ± 1                    | μΑ             |
| Capacitance Ports (as input or output)                                                                                                        | C <sub>Out</sub><br>C <sub>In</sub> |                                              | _                  | 12<br>8                | pF             |
| POR re-arm voltage <sup>(7)</sup>                                                                                                             | V <sub>POR</sub>                    | 0                                            | _                  | 200                    | mV             |
| POR reset voltage <sup>(8)</sup>                                                                                                              | V <sub>POR</sub>                    | 0                                            | 700                | 800                    | mV             |
| POR rise time ramp rate <sup>(9)</sup>                                                                                                        | R <sub>POR</sub>                    | 0.02                                         | _                  | _                      | V/ms           |
| Monitor mode entry voltage                                                                                                                    | V <sub>HI</sub>                     | V <sub>DD</sub> + 2.5                        | _                  | 8                      | V              |
| Pullup resistor, PTA6–PTA1, IRQ1                                                                                                              | R <sub>PU</sub>                     | 50                                           | _                  | 120                    | kΩ             |

- 1. Parameters are design targets at  $V_{DD}$  = 3.0  $\pm$  10%,  $V_{SS}$  = 0 Vdc,  $T_A$  = -40°C to +85°C, unless otherwise noted
- 2. Typical values reflect average measurements at midpoint of voltage range, 25°C only.
- 3. Run (operating)  $I_{DD}$  measured using internal clock generator module ( $f_{op}$ = 4.0 MHz).  $V_{DD}$  = 3.3 Vdc. All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. All ports configured as inputs.  $C_L$  = 20 pF. OSC2 capacitance linearly affects run  $I_{DD}$ . Measured with all modules enabled.
- 4. Wait  $I_{DD}$  measured using internal clock generator module,  $f_{OP}$  = 4.0 MHz. All inputs 0.2 V from rail; no dc loads; less than 100 pF on all outputs.  $C_L$  = 20 pF. OSC2 capacitance linearly affects wait  $I_{DD}$ . All ports configured as inputs.
- 5. Stop I<sub>DD</sub> measured with no port pins sourcing current, all modules disabled except as noted.
- 6. Pullups and pulldowns are disabled.
- 7. Maximum is highest voltage that POR is guaranteed.
- 8. Maximum is highest voltage that POR is possible.
- 9. If minimum  $V_{DD}$  is not reached before the internal POR reset is released,  $\overline{RST}$  must be driven low externally until minimum  $V_{DD}$  is reached.

MC68HC908RK2 — Rev. 3.0

Advance Information

### 16.8 2.0-Volt DC Electrical Characteristics

| Characteristic <sup>(1)</sup>                                                                                                                       | Symbol                              | Min                                          | Typ <sup>(2)</sup> | Max                   | Unit                 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------|--------------------|-----------------------|----------------------|
| Output high voltage (I <sub>Load</sub> = -1.2 mA) (I <sub>Load</sub> = -2.0 mA)                                                                     | V <sub>OH</sub>                     | V <sub>DD</sub> -0.3<br>V <sub>DD</sub> -1.0 | _                  |                       | V                    |
| Output low voltage (I <sub>Load</sub> = 1.2 mA) (I <sub>Load</sub> = 3.0 mA) (I <sub>Load</sub> = 3.0 mA) PTA7–PTA0 only                            | V <sub>OL</sub>                     | _<br>_<br>_                                  |                    | 0.3<br>1.0<br>0.3     | V                    |
| Input high voltage, all ports, IRQ1, OSC1                                                                                                           | V <sub>IH</sub>                     | 0.7 x V <sub>DD</sub>                        | _                  | V <sub>DD</sub> + 0.3 | V                    |
| Input low voltage, all ports, IRQ1, OSC1                                                                                                            | V <sub>IL</sub>                     | V <sub>SS</sub>                              | _                  | 0.3 x V <sub>DD</sub> | V                    |
| $V_{DD}$ supply current<br>Run <sup>(3)</sup> (f <sub>op</sub> = 2.0 MHz)<br>Wait <sup>(4)</sup> (f <sub>op</sub> = 2.0 MHz)<br>Stop <sup>(5)</sup> |                                     | 1 1                                          |                    | 2.5<br>850            | mA<br>μA             |
| 25 °C  -40 °C to 85 °C  25 °C with LVI enabled  -40 °C to 85 °C with LVI enabled                                                                    | I <sub>DD</sub>                     | _<br>_<br>_<br>_                             | 10<br>—<br>50<br>— | 100<br>—<br>350       | nA<br>nA<br>μA<br>μA |
| I/O ports high-impedance leakage current <sup>(6)</sup>                                                                                             | I <sub>IL</sub>                     | _                                            | _                  | ± 1                   | μΑ                   |
| Input current                                                                                                                                       | I <sub>In</sub>                     | _                                            | _                  | ± 1                   | μΑ                   |
| Capacitance Ports (as input or output)                                                                                                              | C <sub>Out</sub><br>C <sub>In</sub> |                                              | _                  | 12<br>8               | pF                   |
| POR re-arm voltage <sup>(7)</sup>                                                                                                                   | V <sub>POR</sub>                    | 0                                            | _                  | 200                   | mV                   |
| POR reset voltage <sup>(8)</sup>                                                                                                                    | V <sub>POR</sub>                    | 0                                            | 700                | 800                   | mV                   |
| POR rise time ramp rate <sup>(9)</sup>                                                                                                              | R <sub>POR</sub>                    | 0.02                                         | _                  | _                     | V/ms                 |
| Monitor mode entry voltage                                                                                                                          | V <sub>HI</sub>                     | V <sub>DD</sub> + 2.5                        | _                  | 8                     | V                    |
| Pullup resistor, PTA6–PTA1, IRQ1                                                                                                                    | R <sub>PU</sub>                     | 50                                           | _                  | 120                   | kΩ                   |

- 1. Parameters are design targets at  $V_{DD}$  = 2.0  $\pm$  10%,  $V_{SS}$  = 0 Vdc,  $T_A$  = -40°C to +85°C, unless otherwise noted
- 2. Typical values reflect average measurements at midpoint of voltage range, 25°C only.
- 3. Run (operating)  $I_{DD}$  measured using internal clock generator module ( $f_{op}$ = 2.0 MHz).  $V_{DD}$  = 2.0 Vdc. All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. All ports configured as inputs.  $C_L$  = 20 pF. OSC2 capacitance linearly affects run  $I_{DD}$ . Measured with all modules enabled.
- 4. Wait I<sub>DD</sub> measured using internal clock generator module, f<sub>OP</sub> = 2.0 MHz. All inputs 0.2 V from rail; no dc loads; less than 100 pF on all outputs. C<sub>L</sub> = 20 pF. OSC2 capacitance linearly affects wait I<sub>DD</sub>. All ports configured as inputs.
- 5. Stop I<sub>DD</sub> measured with no port pins sourcing current, all modules disabled except as noted.
- 6. Pullups and pulldowns are disabled.
- 7. Maximum is highest voltage that POR is guaranteed.
- 8. Maximum is highest voltage that POR is possible.
- 9. If minimum  $V_{DD}$  is not reached before the internal POR reset is released,  $\overline{RST}$  must be driven low externally until minimum  $V_{DD}$  is reached.

Advance Information

MC68HC908RK2 — Rev. 3.0

## **16.9 Control Timing**

| Characteristic                                                                                        | Symbol                                                                                 | Min                                     | Max            | Unit                                       |
|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------|----------------|--------------------------------------------|
| Bus operating frequency $V_{DD} = 3.0 \text{ V} \pm 10\%$ $V_{DD} = 2.0 \text{ V} \pm 10\%$           | f <sub>BUS</sub>                                                                       | 32k<br>32k                              | 4.0 M<br>2.0 M | Hz                                         |
| RESET pulse width low                                                                                 | t <sub>RL</sub>                                                                        | 1.5                                     | _              | t <sub>cyc</sub>                           |
| IRQ interrupt pulse width low (edge-triggered)                                                        | t <sub>ILHI</sub>                                                                      | 1.5                                     | _              | t <sub>cyc</sub>                           |
| IRQ interrupt pulse period                                                                            | t <sub>ILIL</sub>                                                                      | Note 4                                  |                | t <sub>cyc</sub>                           |
| 16-bit timer (Note 2) Input capture pulse width (Note 3) Input capture period Input clock pulse width | t <sub>TH,</sub> t <sub>TL</sub> t <sub>TLTL</sub> t <sub>TCH</sub> , t <sub>TCL</sub> | 2<br>Note 4<br>(1/f <sub>OP</sub> ) + 5 |                | t <sub>cyc</sub><br>t <sub>cyc</sub><br>ns |

#### Notes:

- 1.  $V_{DD}$  = 1.8 V to 3.3 V,  $V_{SS}$  = 0 Vdc,  $T_A$  = -40°C to +85°C, unless otherwise noted
- 2. The 2-bit timer prescaler is the limiting factor in determining timer resolution.
- 3. Refer to Table 15-3. Mode, Edge, and Level Selection and supporting note.
- 4. The minimum period  $t_{TLTL}$  or  $t_{ILIL}$  should not be less than the number of cycles it takes to execute the capture interrupt service routine plus 2  $t_{CVC}$ .

### 16.10 Internal Oscillator Characteristics

| Characteristic <sup>(1)</sup>                                      | Symbol                 | Min            | Тур   | Max     | Unit |
|--------------------------------------------------------------------|------------------------|----------------|-------|---------|------|
| Internal oscillator base frequency without trim <sup>(2) (3)</sup> | f <sub>INTOSC</sub>    | 230.4          | 307.2 | 384.0   | kHz  |
| Internal oscillator base frequency with trim <sup>(2)</sup>        | f <sub>INTOSC(I)</sub> | 291.8          | 307.2 | 322.6   | kHz  |
| Internal oscillator multiplier <sup>(4)</sup>                      | N                      | 1              | _     | 127     | _    |
| External clock option <sup>(5)</sup> 3 V ± 10% 2 V ± 10%           | f <sub>EXTOSC</sub>    | 128 k<br>128 k | _     | 16<br>8 | MHz  |

<sup>1.</sup>  $V_{DD}$  = 1.8 V to 3.3 V,  $V_{SS}$  = 0 Vdc,  $T_A$  = -40°C to +85°C, unless otherwise noted

- 4. Multiplier must be chosen to limit the maximum bus frequency to the maximum listed in 16.9 Control Timing.
- 5. No more than 10% duty cycle deviation from 50%

MC68HC908RK2 - Rev. 3.0

Advance Information

<sup>2.</sup> Internal oscillator is selectable through software for a maximum frequency,. Actual frequency will be multiplier (N) x base frequency.

<sup>3.</sup> f<sub>BUS</sub> = (f<sub>INTOSC</sub> / 4) x (internal oscillator multiplier)

# 16.11 LVI Characteristics

| Characteristic <sup>(1)</sup>                | Symbol            | Min  | Тур  | Max        | Unit |
|----------------------------------------------|-------------------|------|------|------------|------|
| LVI low battery sense voltage <sup>(1)</sup> | V <sub>LVS</sub>  | 1.90 | 2.00 | 2.15       | V    |
| LVI trip voltage <sup>(1)</sup>              | V <sub>LVR</sub>  | 1.76 | 1.85 | 2.00       | V    |
| LVI trip voltage hysteresis                  | H <sub>LVR</sub>  | 50   | 70   | 90         | mV   |
| V <sub>DD</sub> slew rate — rising           | SR <sub>R</sub>   | _    | _    | 0.05       | V/μs |
| V <sub>DD</sub> slew rate — falling          | SR <sub>F</sub>   | _    | _    | 0.10       | V/μs |
| Response time — $SR \le SR_{max}$            | t <sub>resp</sub> | _    | _    | 6.0        | μs   |
| Response time — SR > SR <sub>max</sub>       | t <sub>resp</sub> | _    | _    | See Note 2 | μs   |
| Enable time (enable to output transition)    | t <sub>en</sub>   | _    | _    | 50         | uS   |

<sup>1.</sup> The LVI samples  $\rm V_{DD},\, V_{LVR},$  and  $\rm V_{LVS}$  are  $\rm V_{DD}$  voltages.

$$2. \left( \frac{V_{DD} - V_{LVR}}{SR_{max}} - \frac{V_{DD} - V_{LVR}}{SR} \right) + 1.5$$

# **16.12 Memory Characteristics**

| Characteristic                                                                      | Symbol                               | Min             | Тур | Max   | Unit                      |
|-------------------------------------------------------------------------------------|--------------------------------------|-----------------|-----|-------|---------------------------|
| RAM data retention voltage                                                          | V <sub>RDR</sub>                     | 1.3             | _   | _     | V                         |
| FLASH pages per row                                                                 | _                                    | 8               | _   | 8     | Pages                     |
| FLASH bytes per page                                                                | _                                    | 1               | _   | 1     | Bytes                     |
| FLASH read bus clock frequency                                                      | f <sub>Read</sub> <sup>(1)</sup>     | 32 K            | _   | 2.5 M | Hz                        |
| FLASH charge pump clock frequency (see 4.5 FLASH 2TS Charge Pump Frequency Control) | f <sub>Pump</sub> <sup>(2)</sup>     | 1.8             | _   | 2.5   | MHz                       |
| FLASH block/bulk erase time                                                         | t <sub>Erase</sub>                   | 100             | _   | _     | ms                        |
| FLASH row erase time                                                                | t <sub>RowErase</sub>                | 30              | _   | _     | ms                        |
| FLASH high voltage kill time                                                        | t <sub>Kill</sub>                    | 200             | _   | _     | μs                        |
| FLASH return to read time                                                           | t <sub>HVD</sub>                     | 50              | _   | _     | μs                        |
| FLASH page program pulses                                                           | fls <sub>Pulses</sub> <sup>(3)</sup> | _               | _   | 15    | Pulses                    |
| FLASH page program step size                                                        | t <sub>Step</sub> <sup>(4)</sup>     | 1.0             | _   | 1.2   | ms                        |
| FLASH cumulative program time per row between erase cycles                          | t <sub>Row</sub> <sup>(5)</sup>      | _               | _   | 8     | Page<br>program<br>cycles |
| FLASH HVEN low to MARGIN high time                                                  | t <sub>HVTV</sub>                    | 50              | _   | _     | μs                        |
| FLASH MARGIN high to PGM low time                                                   | t <sub>VTP</sub>                     | 150             | _   | _     | μs                        |
| FLASH 2TS row program endurance <sup>(6)</sup>                                      | _                                    | 10 <sup>4</sup> |     |       | Cycles                    |
| FLASH data retention time <sup>(7)</sup>                                            | _                                    | 10              |     |       | Years                     |

- 1.  $f_{READ}$  is defined as the frequency range for which the FLASH memory can be read.
- 2. f<sub>Pump</sub> is defined as the charge pump clock frequency required for program, erase, and margin read operations.
- 3.  $fls_{Pulses}$  is defined as the number of pulses used to program the FLASH using the required smart program algorithm.
- 4.  $t_{\mbox{\scriptsize Step}}$  is defined as the amount of time during one page program cycle that HVEN is held high.
- 5. t<sub>Row</sub> is defined as the cumulative time a row can see the program voltage before the row must be erased before further programming.
- 6. The minimum row endurance value specifies each row of the FLASH 2TS memory is guaranteed to work for at least this many erase/program cycles.
- 7. The FLASH is guaranteed to retain data over the entire temperature range for at least the minimum time specified.



# **Section 17. Mechanical Specifications**

### 17.1 Contents

| 17.2 | Introduction                                   | .227 |
|------|------------------------------------------------|------|
| 17.3 | 20-Pin Plastic SSOP Package (Case No. 940C-03) | .228 |
| 17.4 | 20-Pin SOIC Plastic Package (Case No. 751D-05) | .228 |

### 17.2 Introduction

This section gives the dimensions for:

- 20-pin SSOP package (case 940C-03)
- 20-pin SOIC (case 751D-05)

The following figures show the latest package drawings at the time of this publication. To make sure that you have the latest package specifications, contact one of the following:

- Local Motorola Sales Office
- Worldwide Web (wwweb) at http://www.motorola.com/mcu/

Follow Worldwide Web on-line instructions to retrieve the current mechanical specifications.

# 17.3 20-Pin Plastic SSOP Package (Case No. 940C-03)



- DIMENSIONING AND TOLERANCING PER ANSI
- Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A DOES NOT INCLUDE MOLD
   FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.15 (0.006) PFR SIDE
- DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION/INTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF K DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR INTRUSION SHALL NOT REDUCE DIMENSION K BY MORE THAN 0.07 (0.002) AT LEAST MATERIAL CONDITION.

  6. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.

  7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 7.07        | 7.33 | 0.278     | 0.288 |
| В   | 5.20        | 5.38 | 0.205     | 0.212 |
| С   | 1.73        | 1.99 | 0.068     | 0.078 |
| D   | 0.05        | 0.21 | 0.002     | 0.008 |
| F   | 0.63        | 0.95 | 0.024     | 0.037 |
| G   | 0.65 BSC    |      | 0.026 BSC |       |
| Н   | 0.59        | 0.75 | 0.023     | 0.030 |
| J   | 0.09        | 0.20 | 0.003     | 0.008 |
| J1  | 0.09        | 0.16 | 0.003     | 0.006 |
| K   | 0.25        | 0.38 | 0.010     | 0.015 |
| K1  | 0.25        | 0.33 | 0.010     | 0.013 |
| L   | 7.65        | 7.90 | 0.301     | 0.311 |
| M   | 0 °         | 8 °  | 0 °       | 8 °   |

# 17.4 20-Pin SOIC Plastic Package (Case No. 751D-05)



- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.150
- (0.006) PER SIDE.
  5. DIMENSION D DOES NOT INCLUDE
- DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       | INCHES    |       |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| Α   | 12.65       | 12.95 | 0.499     | 0.510 |
| В   | 7.40        | 7.60  | 0.292     | 0.299 |
| С   | 2.35        | 2.65  | 0.093     | 0.104 |
| D   | 0.35        | 0.49  | 0.014     | 0.019 |
| F   | 0.50        | 0.90  | 0.020     | 0.035 |
| G   | 1.27 BSC    |       | 0.050 BSC |       |
| J   | 0.25        | 0.32  | 0.010     | 0.012 |
| K   | 0.10        | 0.25  | 0.004     | 0.009 |
| M   | 0°          | 7°    | 0°        | 7°    |
| P   | 10.05       | 10.55 | 0.395     | 0.415 |
| R   | 0.25        | 0.75  | 0.010     | 0.029 |

Advance Information

MC68HC908RK2 — Rev. 3.0

# **Section 18. Ordering Information**

### 18.1 Contents

| 18.2 | Introduction     |     |
|------|------------------|-----|
| 12.3 | MC Order Numbers | 220 |

### 18.2 Introduction

This section contains ordering numbers for the MC68HC908RK2.

## 18.3 MC Order Numbers

**Table 18-1. MC Order Numbers** 

| MC Order Number <sup>(1)</sup> | Operating<br>Temperature Range |
|--------------------------------|--------------------------------|
| MC68HC908RK2CDW                | −40°C to +85°C                 |
| MC68HC908RK2CSD                | -40°C to +85°C                 |

1. DW = SOIC SD =SSOP

# Ordering Information

### How to Reach Us:

#### **USA/EUROPE/LOCATIONS NOT LISTED:**

Motorola Literature Distribution P.O. Box 5405 Denver, Colorado 80217 1-303-675-2140 1-800-441-2447

### TECHNICAL INFORMATION CENTER:

1-800-521-6274

### JAPAN:

Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu, Minato-ku Tokyo 106-8573 Japan 81-3-3440-3569

### ASIA/PACIFIC:

Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong 852-26668334

### HOME PAGE:

http://www.motorola.com/semiconductors/

